欢迎访问ic37.com |
会员登录 免费注册
发布采购

5ASXMB3E4F31I3N 参数 Datasheet PDF下载

5ASXMB3E4F31I3N图片预览
型号: 5ASXMB3E4F31I3N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 670MHz, PBGA896, ROHS COMPLIANT, FBGA-896]
分类和应用: 时钟LTE可编程逻辑
文件页数/大小: 184 页 / 1809 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号5ASXMB3E4F31I3N的Datasheet PDF文件第161页浏览型号5ASXMB3E4F31I3N的Datasheet PDF文件第162页浏览型号5ASXMB3E4F31I3N的Datasheet PDF文件第163页浏览型号5ASXMB3E4F31I3N的Datasheet PDF文件第164页浏览型号5ASXMB3E4F31I3N的Datasheet PDF文件第166页浏览型号5ASXMB3E4F31I3N的Datasheet PDF文件第167页浏览型号5ASXMB3E4F31I3N的Datasheet PDF文件第168页浏览型号5ASXMB3E4F31I3N的Datasheet PDF文件第169页  
AV-51002  
2017.02.10  
2-61  
FPP Configuration Timing when DCLK to DATA[] = 1  
Symbol  
Parameter  
Minimum  
Maximum  
Unit  
tCD2CU CONF_DONEhigh to CLKUSRenabled  
4 × maximum  
DCLKperiod  
tCD2UM CONF_DONEhigh to user mode with CLKUSRoption on  
C
tCD2CU  
+
(8576 × CLKUSRperiod)  
(209)  
Related Information  
DCLK-to-DATA[] Ratio (r) for FPP Configuration on page 2-57  
Configuration, Design Security, and Remote System Upgrades in Arria V Devices  
(208)  
e minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.  
To enable the CLKUSRpin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the  
“Initialization” section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.  
(209)  
Arria V GZ Device Datasheet  
Send Feedback  
Altera Corporation  
 复制成功!