欢迎访问ic37.com |
会员登录 免费注册
发布采购

10M02SCU169C8G 参数 Datasheet PDF下载

10M02SCU169C8G图片预览
型号: 10M02SCU169C8G
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, PBGA169, 11 X 11 MM, 0.80 MM PITCH, ROHS COMPLIANT, UBGA-169]
分类和应用: 时钟可编程逻辑
文件页数/大小: 71 页 / 822 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号10M02SCU169C8G的Datasheet PDF文件第37页浏览型号10M02SCU169C8G的Datasheet PDF文件第38页浏览型号10M02SCU169C8G的Datasheet PDF文件第39页浏览型号10M02SCU169C8G的Datasheet PDF文件第40页浏览型号10M02SCU169C8G的Datasheet PDF文件第42页浏览型号10M02SCU169C8G的Datasheet PDF文件第43页浏览型号10M02SCU169C8G的Datasheet PDF文件第44页浏览型号10M02SCU169C8G的Datasheet PDF文件第45页  
Intel® MAX® 10 FPGA Device Datasheet  
M10-DATASHEET | 2017.12.15  
Symbol  
Parameter  
Mode  
–I6, –A6, –C7, –I7  
–A7  
Typ  
–C8  
Typ  
Unit  
Min  
Typ  
Max  
Min  
40  
Max  
300  
300  
300  
55  
Min  
40  
Max  
300  
300  
300  
55  
×4  
×2  
×1  
40  
20  
10  
45  
300  
300  
300  
55  
Mbps  
Mbps  
Mbps  
%
20  
20  
10  
10  
tDUTY  
Duty cycle on  
45  
45  
transmitter output  
clock  
TCCS(57)  
Transmitter channel-  
to-channel skew  
300  
425  
300  
425  
300  
425  
ps  
ps  
(58)  
tx Jitter  
Output jitter (high-  
speed I/O  
performance pin)  
Output jitter (low-  
speed I/O  
470  
470  
470  
ps  
performance pin)  
tRISE  
tFALL  
tLOCK  
Rise time  
20 – 80%, CLOAD  
= 5 pF  
500  
500  
1
500  
500  
1
500  
500  
1
ps  
ps  
Fall time  
20 – 80%, CLOAD  
= 5 pF  
Time required for the  
PLL to lock, after  
ms  
CONF_DONE signal  
goes high, indicating  
the completion of  
device configuration  
(57)  
(58)  
TCCS specifications apply to I/O banks from the same side only.  
TX jitter is the jitter induced from core noise and I/O switching noise.  
Intel® MAX® 10 FPGA Device Datasheet  
41  
 复制成功!