欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS4C128M8D3L 参数 Datasheet PDF下载

AS4C128M8D3L图片预览
型号: AS4C128M8D3L
PDF下载: 下载PDF文件 查看货源
内容描述: [AS4C128M8D3L - 78-ball FBGA PACKAGE]
分类和应用:
文件页数/大小: 88 页 / 3401 K
品牌: ALSC [ ALLIANCE SEMICONDUCTOR CORPORATION ]
 浏览型号AS4C128M8D3L的Datasheet PDF文件第68页浏览型号AS4C128M8D3L的Datasheet PDF文件第69页浏览型号AS4C128M8D3L的Datasheet PDF文件第70页浏览型号AS4C128M8D3L的Datasheet PDF文件第71页浏览型号AS4C128M8D3L的Datasheet PDF文件第73页浏览型号AS4C128M8D3L的Datasheet PDF文件第74页浏览型号AS4C128M8D3L的Datasheet PDF文件第75页浏览型号AS4C128M8D3L的Datasheet PDF文件第76页  
1Gb DDR3L AS4C128M8D3L  
Figure 43. WRITE(BC4) to READ (BC4) operation  
T0  
T1  
T2  
T3  
T4  
T5  
T6  
T7  
T8  
T9  
Tn  
CK#  
CK  
Notes 3  
WRITE  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
Notes 5  
READ  
COMMAND  
tWTR  
Notes 4  
Bank,  
Col n  
ADDRESS  
tWPST  
tWPRE  
DQS, DQS#  
Notes 2  
Din  
n
Din  
n+1  
Din  
n+2  
Din  
n+3  
DQ  
RL = 5  
WL = 5  
NOTES:  
1. BC4, WL = 5, RL = 5.  
2. DIN n = data-in from column n.  
3. NOP commands are shown for ease of illustration; other commands may be valid at these times.  
4. BC4 setting activated by MR0[A1:0 = 10] during WRITE command at T0 and READ command at Tn.  
5. tWTR controls the write to read delay to the same device and starts with the first rising clock edge after the last write data shown at T7.  
TRANSITIONING DATA  
Don't Care  
TIME BREAK  
,
Figure 44. WRITE(BC4) to Precharge Operation  
T0  
T1  
T2  
T3  
T4  
T5  
T6  
T7  
T8  
T9  
Tn  
CK#  
CK  
Notes 3  
WRITE  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
Notes 5  
PRE  
COMMAND  
tWR  
Notes 4  
Bank,  
Col n  
ADDRESS  
tWPST  
tWPRE  
DQS, DQS#  
Notes 2  
Din  
n
Din  
n+1  
Din  
n+2  
Din  
n+3  
DQ  
WL = 5  
NOTES:  
1. BC4, WL = 5, RL = 5.  
2. DIN n = data-in from column n.  
3. NOP commands are shown for ease of illustration; other commands may be valid at these times.  
4. BC4 setting activated by MR0[A1:0 = 10] during WRITE command at T0.  
5. The write recovery time (tWR) referenced from the first rising clock edge after the last write data shown at T7.  
tWR specifies the last burst write cycle until the precharge command can be issued to the same bank .  
TRANSITIONING DATA  
Don't Care  
TIME BREAK  
Confidential  
72  
Rev. 2.0  
Aug. /2014  
 复制成功!