欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4527BVQ 参数 Datasheet PDF下载

AK4527BVQ图片预览
型号: AK4527BVQ
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能多通道音频编解码器 [HIGH PERFORMANCE MULTI-CHANNEL AUDIO CODEC]
分类和应用: 解码器编解码器消费电路商用集成电路
文件页数/大小: 33 页 / 293 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4527BVQ的Datasheet PDF文件第17页浏览型号AK4527BVQ的Datasheet PDF文件第18页浏览型号AK4527BVQ的Datasheet PDF文件第19页浏览型号AK4527BVQ的Datasheet PDF文件第20页浏览型号AK4527BVQ的Datasheet PDF文件第22页浏览型号AK4527BVQ的Datasheet PDF文件第23页浏览型号AK4527BVQ的Datasheet PDF文件第24页浏览型号AK4527BVQ的Datasheet PDF文件第25页  
ASAHI KASEI  
[AK4527B]  
n Reset Function  
When RSTN = “0”, ADC and DACs are powered-down but the internal register are not initialized. The analog outputs go  
to VCOM voltage, DZF1-2 pins go to “H” and SDTO pin goes to “L”. Because some click noise occurs, the analog output  
should muted externally if the click noise influences system application. Figure 7 shows the power-up sequence.  
RSTN bit  
4~5/fs (9)  
1~2/fs (9)  
Internal  
RSTN bit  
(1)  
516/fs  
ADC Internal  
State  
Digital Block Power-down  
Digital Block Power-down  
Normal Operation  
Normal Operation  
Init Cycle  
DAC Internal  
State  
Normal Operation  
GD  
Normal Operation  
(2)  
GD  
ADC In  
(Analog)  
(3)  
ADC Out  
(Digital)  
(4)  
“0”data  
DAC In  
(Digital)  
“0”data  
(2)  
GD  
GD  
(6)  
(5)  
(6)  
DAC Out  
(Analog)  
(7)  
Don’t care  
Clock In  
MCLK,LRCK,SCLK  
4
5/fs (8)  
DZF1/DZF2  
Notes:  
(1) The analog part of ADC is initialized after exiting the reset state.  
(2) Digital output corresponding to analog input and analog output corresponding to digital input have the group delay  
(GD).  
(3) ADC output is “0” data at the power-down state.  
(4) Click noise occurs when the internal RSTN bit becomes “1”. Please mute the digital output externally if the click  
noise influences system application. Required muting time depends on the configuration of the input buffer circuits.  
Figure 12,13: 1s  
Figure 14,15: 200ms  
(5) The analog outputs go to VCOM voltage.  
(6) Click noise occurs at 4 5/fs after RSTN bit becomes “0”, and occurs at 1 2/fs after RSTN bit becomes “1”. This  
noise is output even if “0” data is input.  
(7) The external clocks (MCLK, BICK and LRCK) can be stopped in the reset mode. When exiting the reset mode, “1”  
should be written to RSTN bit after the external clocks (MCLK, BICK and LRCK) are fed.  
(8) DZF pins go to “H” when the RSTN bit becomes “0”, and go to “L” at 6~7/fs after RSTN bit becomes “1”.  
(9) There is a delay, 4~5/fs from RSTN bit “0” to the internal RSTN bit “0”.  
Figure 7. Reset sequence example  
MS0056-E-00  
2000/10  
- 21 -  
 复制成功!