欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4527BVQ 参数 Datasheet PDF下载

AK4527BVQ图片预览
型号: AK4527BVQ
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能多通道音频编解码器 [HIGH PERFORMANCE MULTI-CHANNEL AUDIO CODEC]
分类和应用: 解码器编解码器消费电路商用集成电路
文件页数/大小: 33 页 / 293 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4527BVQ的Datasheet PDF文件第16页浏览型号AK4527BVQ的Datasheet PDF文件第17页浏览型号AK4527BVQ的Datasheet PDF文件第18页浏览型号AK4527BVQ的Datasheet PDF文件第19页浏览型号AK4527BVQ的Datasheet PDF文件第21页浏览型号AK4527BVQ的Datasheet PDF文件第22页浏览型号AK4527BVQ的Datasheet PDF文件第23页浏览型号AK4527BVQ的Datasheet PDF文件第24页  
ASAHI KASEI  
[AK4527B]  
n Power-Down  
The ADC and DACs of AK4527B are placed in the power-down mode by bringing PDN “L” and both digital filters are  
reset at the same time. PDN “L” also reset the control registers to their default values. In the power-down mode, the  
analog outputs go to VCOM voltage and DZF1-2 pins go to “L”. This reset should always be done after power-up. In case  
of the ADC, an analog initialization cycle starts after exiting the power-down mode. Therefore, the output data, SDTO  
becomes available after 522 cycles of LRCK clock. In case of the DAC, an analog initialization cycle starts after exiting  
the power-down mode. The analog outputs are VCOM voltage during the initialization. Figure 6 shows the power-up  
sequence.  
The ADC and DACs can be powered-down individually by PWADN and PWDAN bits. In this case, the internal register  
values are not initialized. When PWADN = “0”, SDTO goes to “L”. When PWDAN = “0”, the analog outputs go to  
VCOM voltage and DZF1-2 pins go to “H”. Because some click noise occurs, the analog output should muted externally  
if the click noise influences system application.  
PDN  
(1)  
522/fs  
ADC Internal  
State  
Normal Operation  
Power-down  
Power-down  
Init Cycle  
516/fs  
Normal Operation  
(2)  
DAC Internal  
State  
Normal Operation  
GD  
Init Cycle  
Normal Operation  
GD  
(3)  
ADC In  
(Analog)  
(4)  
ADC Out  
(Digital)  
(5)  
“0”data  
DAC In  
(Digital)  
“0”data  
(3)  
GD  
GD  
(6)  
(8)  
(6)  
DAC Out  
(Analog)  
(7)  
Clock In  
MCLK,LRCK,SCLK  
Don’t care  
10 11/fs (10)  
DZF1/DZF2  
External  
Mute  
(9)  
Mute ON  
Notes:  
(1) The analog part of ADC is initialized after exiting the power-down state.  
(2) The analog part of DAC is initialized after exiting the power-down state.  
(3) Digital output corresponding to analog input and analog output corresponding to digital input have the group delay  
(GD).  
(4) ADC output is “0” data at the power-down state.  
(5) Click noise occurs at the end of initialization of the analog part. Please mute the digital output externally if the click  
noise influences system application. Required muting time depends on the configuration of the input buffer circuits.  
Figure 12,13: 1s  
Figure 14,15: 200ms  
(6) Click noise occurs at the falling edge of PDN and at 512/fs after the rising edge of PDN.  
(7) When the external clocks (MCLK, BICK and LRCK) are stopped, the AK4527B should be in the power-down  
mode.  
(8) DZF pins are “L” in the power-down mode (PDN = “L”).  
(9) Please mute the analog output externally if the click noise (6) influences system application.  
(10) DZF= “L” for 10 11/fs after PDN= “”.  
Figure 6. Power-down/up sequence example  
MS0056-E-00  
2000/10  
- 20 -  
 复制成功!