欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4492ECB 参数 Datasheet PDF下载

AK4492ECB图片预览
型号: AK4492ECB
PDF下载: 下载PDF文件 查看货源
内容描述: [Quality Oriented 32-Bit 2ch DAC]
分类和应用:
文件页数/大小: 101 页 / 2100 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4492ECB的Datasheet PDF文件第77页浏览型号AK4492ECB的Datasheet PDF文件第78页浏览型号AK4492ECB的Datasheet PDF文件第79页浏览型号AK4492ECB的Datasheet PDF文件第80页浏览型号AK4492ECB的Datasheet PDF文件第82页浏览型号AK4492ECB的Datasheet PDF文件第83页浏览型号AK4492ECB的Datasheet PDF文件第84页浏览型号AK4492ECB的Datasheet PDF文件第85页  
[AK4492]  
(2) READ Operation  
Set the R/W bit = “1” for the READ operation of the AK4492. After transmission of data, the master can  
read the next address’s data by generating an acknowledge instead of terminating the write cycle after  
the receipt of the first data word. After receiving each data packet the internal address counter is  
incremented by one, and the next data is automatically taken into the next address. If the address  
exceeds 15H” prior to generating stop condition, the address counter will “roll over” to “00H” and the data  
of “00H” will be read out.  
The AK4492 supports two basic read operations: Current Address Read and Random Address Read.  
(2)-1. Current Address Read  
The AK4492 has an internal address counter that maintains the address of the last accessed word  
incremented by one. Therefore, if the last access (either a read or write) were to address “n”, the next  
CURRENT READ operation would access data from the address “n+1”. After receipt of the slave address  
with R/W bit “1”, the AK4492 generates an acknowledge, transmits 1-byte of data to the address set by  
the internal address counter and increments the internal address counter by 1. If the master does not  
generate an acknowledge but generates a stop condition instead, the AK4492 ceases the transmission.  
S
S
T
O
P
T
A
R
T
R/W= 1”  
Slave  
Address  
S
Data(n)  
Data(n+1)  
Data(n+2)  
Data(n+x)  
P
SDA  
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
Figure 67. Current Address Read  
(2)-2. Random Address Read  
The random read operation allows the master to access any memory location at random. Prior to issuing  
the slave address with the R/W bit “1”, the master must first perform a “dummy” write operation. The  
master issues a start request, a slave address (R/W bit = “0”) and then the register address to read. After  
the register address is acknowledged, the master immediately reissues the start request and the slave  
address with the R/W bit 1. The AK4492 then generates an acknowledge, 1 byte of data and increments  
the internal address counter by 1. If the master does not generate an acknowledge but generates a stop  
condition instead, the AK4492 ceases the transmission.  
S
T
A
R
T
S
T
A
R
T
S
T
O
P
R/W= 0”  
R/W= 1”  
Slave  
Address  
Sub  
Address(n)  
Slave  
Address  
S
S
Data(n)  
Data(n+1)  
Data(n+x)  
P
SDA  
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
Figure 68. Random Address Read  
016011073-E-00  
2016/12  
- 81 -  
 复制成功!