欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4372 参数 Datasheet PDF下载

AK4372图片预览
型号: AK4372
PDF下载: 下载PDF文件 查看货源
内容描述: DAC内置有PLL和HP- AMP [DAC with built-in PLL & HP-AMP]
分类和应用:
文件页数/大小: 62 页 / 1025 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4372的Datasheet PDF文件第45页浏览型号AK4372的Datasheet PDF文件第46页浏览型号AK4372的Datasheet PDF文件第47页浏览型号AK4372的Datasheet PDF文件第48页浏览型号AK4372的Datasheet PDF文件第50页浏览型号AK4372的Datasheet PDF文件第51页浏览型号AK4372的Datasheet PDF文件第52页浏览型号AK4372的Datasheet PDF文件第53页  
[AK4372]  
(2)-2. READ Operations  
Set the R/W bit = “1” for the READ operation of the AK4372. After a transmission of data, the master can read the next  
address’s data by generating an acknowledge instead of terminating the writing cycle after receiving the first data word.  
After receiving each data packet the internal 5-bit address counter is incremented by one, and the next data is  
automatically taken into the next address. If the address exceeds 13H prior to generating a stop condition, the address  
counter will “roll over” to 00H and the previous data will be overwritten.  
The AK4372 supports two basic read operations: CURRENT ADDRESS READ and RANDOM ADDRESS READ.  
(2)-2-1. CURRENT ADDRESS READ  
The AK4372 contains an internal address counter that maintains the address of the last word accessed, incremented by  
one. Therefore, if the last access (either a read or write) were to address “n”, the next CURRENT READ operation would  
access data from the address “n+1”. After receiving the slave address with R/W bit “1”, the AK4372 generates an  
acknowledge, transmits 1-byte of data to the address set by the internal address counter, and increments the internal  
address counter by 1. If the master does not generate an acknowledgement but instead generates stop condition, the  
AK4372 ceases transmission.  
S
S
T
O
P
T
A
R
T
R/W="1"  
Slave  
Address  
S
Data(n)  
Data(n+1)  
Data(n+2)  
Data(n+x)  
P
SDA  
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
Figure 45. CURRENT ADDRESS READ  
(2)-2-2. RANDOM ADDRESS READ  
The random read operation allows the master to access any memory location at random. Prior to issuing the slave address  
with the R/W bit “1”, the master must first perform a “dummy” write operation. The master issues a start request, a slave  
address (R/W bit = “0”) and then the register address to read. After the register address is acknowledged, the master  
immediately reissues the start request and the slave address with the R/W bit “1”. The AK4372 then generates an  
acknowledgement, 1 byte of data and increments the internal address counter by 1. If the master does not generate an  
acknowledgement but instead generates stop condition, the AK4372 ceases transmission.  
S
T
A
R
T
S
T
A
R
T
S
T
O
P
R/W="0"  
R/W="1"  
Slave  
Address  
Sub  
Address(n)  
Slave  
Address  
S
S
Data(n)  
Data(n+1)  
Data(n+x)  
P
SDA  
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
Figure 46. RANDOM ADDRESS READ  
MS0684-E-02  
2008/12  
- 49 -  
 复制成功!