欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4122VQ 参数 Datasheet PDF下载

AK4122VQ图片预览
型号: AK4122VQ
PDF下载: 下载PDF文件 查看货源
内容描述: 24位96kHz的SRC与DIR [24-Bit 96kHz SRC with DIR]
分类和应用: 消费电路商用集成电路
文件页数/大小: 53 页 / 363 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4122VQ的Datasheet PDF文件第13页浏览型号AK4122VQ的Datasheet PDF文件第14页浏览型号AK4122VQ的Datasheet PDF文件第15页浏览型号AK4122VQ的Datasheet PDF文件第16页浏览型号AK4122VQ的Datasheet PDF文件第18页浏览型号AK4122VQ的Datasheet PDF文件第19页浏览型号AK4122VQ的Datasheet PDF文件第20页浏览型号AK4122VQ的Datasheet PDF文件第21页  
ASAHI KASEI  
[AK4122]  
Note 1. In this case, PORT2 is input port. If PORT2 is unused, the digital I/O pins should be processed appropriately  
by Table 2.  
M/S2 pin  
L
Mode  
Slave  
Unused pin  
MCLK2  
BICK2  
LRCK2  
SDTIO  
MCLK2  
BICK2  
LRCK2  
SDTIO  
Pin I/O  
Setting  
I
I
I
I
I
O
O
I
This pin should be connected to DVSS.  
This pin should be connected to DVSS.  
This pin should be connected to DVSS.  
This pin should be connected to DVSS.  
This pin should be connected to DVSS.  
This pin should be open.  
H
Master  
This pin should be open.  
This pin should be connected to DVSS.  
Table 2. Pin Setting for PORT2  
Note 2. In this case, PORT3 is output port. If PORT3 is unused, the digital I/O pins should be processed appropriately  
by Table 3.  
M/S3 pin  
L
Mode  
Slave  
Unused pin  
OMCLK  
BICK  
LRCK  
SDTO  
OMCLK  
BICK  
LRCK  
Pin I/O  
Setting  
I
I
I
O
I
O
O
O
This pin should be connected to DVSS.  
This pin should be connected to DVSS.  
This pin should be connected to DVSS.  
This pin should be open.  
This pin should be connected to DVSS.  
This pin should be open.  
H
Master  
This pin should be open.  
This pin should be open.  
SDTO  
Table 3. Pin Setting for PORT3  
„ System Clock  
PORT1 can be operated in slave mode only. PORT2 and PORT3 work in master mode and slave mode. Internal system  
clock is created by internal PLL using LRCK1, LRCK2 or LRCK of DIR. The MCLK is not needed when PORT2 and  
PORT3 are in slave mode and then please set MCLK2 pin and OMCLK pin to DVSS. However, when PORT2 and  
PORT3 are used in master mode, MCLK2 pin and OMCLK pin should be supplied to MCLK. The M/S2 pin and M/S3  
pin select between master and slave mode. Table 4 and 5 show setting of MCLK frequency that PORT2 and PORT3 are  
master mode. In case of detecting the sampling frequency by MCLK when DIR is used, MCLK (MCLK2 or OMCLK) of  
selected output port (PORT2 or PORT3) should be input.  
MCLK2  
ICKS1  
ICKS0  
32kHz fs 48kHz 48kHz < fs 96kHz  
0
0
1
1
0
1
0
1
256fs  
384fs  
512fs  
768fs  
256fs  
384fs  
N/A  
Default  
N/A  
Table 4. MCLK2 frequency select for Master mode  
OMCLK  
OCKS1 OCKS0  
32kHz fs 48kHz 48kHz < fs 96kHz  
0
0
1
1
0
1
0
1
256fs  
384fs  
512fs  
768fs  
256fs  
384fs  
N/A  
Default  
N/A  
Table 5. OMCLK frequency select for Master mode  
MS0267-E-02  
2004/07  
- 17 -  
 复制成功!