欢迎访问ic37.com |
会员登录 免费注册
发布采购

HDMP-1637A 参数 Datasheet PDF下载

HDMP-1637A图片预览
型号: HDMP-1637A
PDF下载: 下载PDF文件 查看货源
内容描述: 千兆以太网的SerDes电路与差分PECL时钟输入 [Gigabit Ethernet SerDes Circuit with Differential PECL Clock Inputs]
分类和应用: 网络接口电信集成电路电信电路以太网以太网:16GBASE-T时钟
文件页数/大小: 16 页 / 253 K
品牌: AGILENT [ AGILENT TECHNOLOGIES, LTD. ]
 浏览型号HDMP-1637A的Datasheet PDF文件第1页浏览型号HDMP-1637A的Datasheet PDF文件第2页浏览型号HDMP-1637A的Datasheet PDF文件第3页浏览型号HDMP-1637A的Datasheet PDF文件第4页浏览型号HDMP-1637A的Datasheet PDF文件第6页浏览型号HDMP-1637A的Datasheet PDF文件第7页浏览型号HDMP-1637A的Datasheet PDF文件第8页浏览型号HDMP-1637A的Datasheet PDF文件第9页  
5
HDMP-1637A (Transmitter Section)
Timing Characteristics
T
A
= 0°C to +70°C, V
CC
= 3.15 V to 3.45 V
Symbol
t
setup
t
hold
t_txlat
[1]
Parameter
Setup Time
Hold Time
Transmitter Latency
Units
nsec
nsec
nsec
bits
Min.
1.5
1.0
Typ.
Max.
3.5
4.4
Note:
1. The transmitter latency, as shown in Figure 4, is defined as the time between the latching in of the parallel data word (as triggered
by the rising edge of the transmit byte clock, REFCLK) and the transmission of the first serial bit of that parallel word (defined by
the rising edge of the first bit transmitted).
t
SETUP
REFCLK
0.0 V AC
2.0 V
TX[9]-TX[0]
DATA
DATA
DATA
DATA
DATA
0.8 V
t
HOLD
Figure 3. Transmitter Section Timing.
DATA BYTE A
DATA BYTE B
± DOUT
T5
T6
T7
T8
T9
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T0
T1
T2
T3
T4
T5
t_TXLAT
TX[0]-TX[9]
DATA BYTE B
DATA BYTE C
REFCLK
0.0 V AC
Figure 4. Transmitter Latency.