欢迎访问ic37.com |
会员登录 免费注册
发布采购

HDMP-1024 参数 Datasheet PDF下载

HDMP-1024图片预览
型号: HDMP-1024
PDF下载: 下载PDF文件 查看货源
内容描述: 低成本的千兆速率发送/接收芯片组与TTL I / O的 [Low Cost Gigabit Rate Transmit/Receive Chip Set with TTL I/Os]
分类和应用: 电信集成电路电信电路
文件页数/大小: 40 页 / 316 K
品牌: AGILENT [ AGILENT TECHNOLOGIES, LTD. ]
 浏览型号HDMP-1024的Datasheet PDF文件第6页浏览型号HDMP-1024的Datasheet PDF文件第7页浏览型号HDMP-1024的Datasheet PDF文件第8页浏览型号HDMP-1024的Datasheet PDF文件第9页浏览型号HDMP-1024的Datasheet PDF文件第11页浏览型号HDMP-1024的Datasheet PDF文件第12页浏览型号HDMP-1024的Datasheet PDF文件第13页浏览型号HDMP-1024的Datasheet PDF文件第14页  
HDMP-1024 (Rx) Timing
Figure 7 is the Rx timing diagram
when the internal PLL is locked to
the incoming serial data. The size
of the input data frame can be
either 20 bits or 24 bits,
depending on the setting of
M20SEL. Independent of the
frame size, STBROUT’s falling
edge is aligned to the data frame’s
boundary, while the rising edge is
in the center of the data frame.
The synchronous outputs,
D0-D19, LINKRDY*, DAV*, CAV*,
FF, ERROR, and FLAG, are
updated for every data frame,
with a delay of t
d1
after the falling
edge of STRBOUT. There is a
latency delay of two frames from
the input of the serial data frame
to the update of the synchronous
outputs.
The state machine outputs,
STAT0, and STAT1, appear with
the falling edge of STRBOUT after
a delay of t
d2
. Referring to Figure
15, if the RESET or ERROR signal
is present, Rx will go into State 0.
After 128 frames, it will go into
State 1. Transitions after that
depend on the training sequence.
HDMP-1024 (Rx) Timing Characteristics
Tc = 0°C to +85°C, V
CC
= 4.5 V to 5.5 V
Symbol
t-valid before
t-valid after
t
d1
Parameter
Synchronous Output Setup Time at 75 MHz in 16-bit Mode
Synchronous Output Hold Time at 75 MHz in 16-bit Mode
Synchronous Output Delay Referenced to the Falling Edge
of STRBOUT. Delay is Measured with Reference to 1.5 V
Logic Threshold
State Machine Output Delay Referenced to the Falling
Edge of STRBOUT
Units
nsec
nsec
nsec
Min.
3.0
3.0
Typ.
Max.
2.0
t
d2
nsec
4.0
Note:
Typical Rx STRBOUT duty cycle range is 45% to 65%.
DIN
D-FIELD
C-FIELD
CLK
t-VALID BEFORE
t-VALID AFTER
STRBOUT
t
d1
D00 - D19
LINKRDY*
DAV*, CAV*
FF, ERROR
FLAG
t
d2
STAT1
STAT0
Figure 7. HDMP-1024 (Rx) Timing Diagram.
625