欢迎访问ic37.com |
会员登录 免费注册
发布采购

OR3T55-6BA256 参数 Datasheet PDF下载

OR3T55-6BA256图片预览
型号: OR3T55-6BA256
PDF下载: 下载PDF文件 查看货源
内容描述: 3C和3T现场可编程门阵列 [3C and 3T Field-Programmable Gate Arrays]
分类和应用: 现场可编程门阵列可编程逻辑
文件页数/大小: 210 页 / 4391 K
品牌: AGERE [ AGERE SYSTEMS ]
 浏览型号OR3T55-6BA256的Datasheet PDF文件第69页浏览型号OR3T55-6BA256的Datasheet PDF文件第70页浏览型号OR3T55-6BA256的Datasheet PDF文件第71页浏览型号OR3T55-6BA256的Datasheet PDF文件第72页浏览型号OR3T55-6BA256的Datasheet PDF文件第74页浏览型号OR3T55-6BA256的Datasheet PDF文件第75页浏览型号OR3T55-6BA256的Datasheet PDF文件第76页浏览型号OR3T55-6BA256的Datasheet PDF文件第77页  
Data Sheet  
June 1999  
ORCA Series 3C and 3T FPGAs  
Programmable Clock Manager (PCM) (continued)  
PCM Registers  
The PCM contains eight user-programmable registers used for configuring the PCM’s functionality. Table 26 shows  
the mapping of the registers and their functions. See Figure 46 for more information on the location of PCM ele-  
ments that are discussed in the table. The PCM registers are referenced in the discussions that follow. Detailed  
explanations of all register bits are supplied following the functional description of the PCM.  
Table 26.  
PCM Registers  
Address  
Function  
0
Divider 0 Programming. Programmable divider, DIV0, value and DIV0 reset bit. DIV0 can  
divide the input clock to the PCM or can be bypassed.  
1
2
Divider 1 Programming. Programmable divider, DIV1, value and DIV1 reset bit. DIV1 can  
divide the feedback clock input to the PCM or can be bypassed. Valid only in PLL mode.  
Divider 2 Programming. Programmable divider, DIV2, value and DIV2 reset bit. DIV2 can  
divide the output of the tapped delay line or can be bypassed and is only valid for the  
ExpressCLK output.  
3
4
DLL 2x Duty-Cycle Programming. DLL mode clock doubler (2x) duty-cycle selection.  
DLL 1x Duty-Cycle Programming. Depending on the settings in other registers, this regis-  
ter is for:  
a. PLL mode phase/delay selection;  
b. DLL mode 1x duty cycle selection; and  
c. DLL mode programmable delay.  
5
6
Mode Programming. DLL/PLL mode selection, DLL 1x/2x clock selection, phase detector  
feedback selection.  
Clock Source Status/Output Clock Selection Programming. Input clock selection, feed-  
back clock selection, ExpressCLK output source selection, system clock output source selec-  
tion.  
7
PCM Control Programming. PCM power, reset, and configuration control.  
Lucent Technologies Inc.  
73  
 
 复制成功!