欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADV7123KSTZ140 参数 Datasheet PDF下载

ADV7123KSTZ140图片预览
型号: ADV7123KSTZ140
PDF下载: 下载PDF文件 查看货源
内容描述: CMOS , 330 MHz的三路10位高速视频DAC [CMOS, 330 MHz Triple 10-Bit High Speed Video DAC]
分类和应用: 转换器数模转换器PC
文件页数/大小: 24 页 / 340 K
品牌: AD [ ANALOG DEVICES ]
 浏览型号ADV7123KSTZ140的Datasheet PDF文件第6页浏览型号ADV7123KSTZ140的Datasheet PDF文件第7页浏览型号ADV7123KSTZ140的Datasheet PDF文件第8页浏览型号ADV7123KSTZ140的Datasheet PDF文件第9页浏览型号ADV7123KSTZ140的Datasheet PDF文件第11页浏览型号ADV7123KSTZ140的Datasheet PDF文件第12页浏览型号ADV7123KSTZ140的Datasheet PDF文件第13页浏览型号ADV7123KSTZ140的Datasheet PDF文件第14页  
ADV7123
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
PSAVE
48 47 46 45 44 43 42 41 40 39 38 37
R
SET
R9
R8
R7
R6
R5
R4
R3
R2
R1
R0
G0
1
G1
2
G2
3
G3
4
G4
5
G5
6
G6
7
G7
8
G8
9
G9
10
BLANK
11
SYNC
12
13 14 15 16 17 18 19 20 21 22 23 24
PIN 1
INDICATOR
36
35
34
33
32
V
REF
COMP
IOR
IOR
IOG
IOG
V
AA
V
AA
IOB
IOB
GND
GND
ADV7123
TOP VIEW
(Not to Scale)
31
30
29
28
27
26
25
CLOCK
B0
B1
B2
B3
B4
B5
B6
B7
B8
V
AA
B9
Figure 3. Pin Configuration
Table 8. Pin Function Descriptions
Pin No.
1 to 10,
14 to 23,
39 to 48
11
Mnemonic
G0 to G9,
B0 to B9,
R0 to R9
BLANK
Description
Red, Green, and Blue Pixel Data Inputs (TTL Compatible). Pixel data is latched on the rising edge of CLOCK. R0,
G0, and B0 are the least significant data bits. Unused pixel data inputs should be connected to either the
regular printed circuit board (PCB) power or ground plane.
Composite Blank Control Input (TTL Compatible). A Logic 0 on this control input drives the analog outputs,
IOR, IOB, and IOG, to the blanking level. The BLANK signal is latched on the rising edge of CLOCK. While
BLANK is a Logic 0, the R0 to R9, G0 to G9, and B0 to B9 pixel inputs are ignored.
Composite Sync Control Input (TTL Compatible). A Logic 0 on the SYNC input switches off a 40 IRE current
source. This is internally connected to the IOG analog output. SYNC does not override any other control or
data input; therefore, it should only be asserted during the blanking interval. SYNC is latched on the rising
edge of CLOCK. If sync information is not required on the green channel, the SYNC input should be tied to
Logic 0.
Analog Power Supply (5 V ± 5%). All V
AA
pins on the ADV7123 must be connected.
Clock Input (TTL Compatible). The rising edge of CLOCK latches the R0 to R9, G0 to G9, B0 to B9, SYNC, and
BLANK pixel and control inputs. It is typically the pixel clock rate of the video system. CLOCK should be driven
by a dedicated TTL buffer.
Ground. All GND pins must be connected.
Differential Red, Green, and Blue Current Outputs (High Impedance Current Sources). These RGB video
outputs are specified to directly drive RS-343A and RS-170 video levels into a doubly terminated 75 Ω load. If
the complementary outputs are not required, these outputs should be tied to ground.
Red, Green, and Blue Current Outputs. These high impedance current sources are capable of directly driving a
doubly terminated 75 Ω coaxial cable. All three current outputs should have similar output loads whether or
not they are all being used.
Compensation Pin. This is a compensation pin for the internal reference amplifier. A 0.1 μF ceramic capacitor
must be connected between COMP and V
AA
.
Voltage Reference Input for DACs or Voltage Reference Output (1.235 V).
12
SYNC
13, 29, 30
24
V
AA
CLOCK
25, 26
27, 31, 33
GND
IOB, IOG, IOR
28, 32, 34
IOB, IOG, IOR
35
36
COMP
V
REF
Rev. D | Page 10 of 24
00215-003