欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADF4360-3BCPZRL 参数 Datasheet PDF下载

ADF4360-3BCPZRL图片预览
型号: ADF4360-3BCPZRL
PDF下载: 下载PDF文件 查看货源
内容描述: 集成的合成器和VCO [Integrated Synthesizer and VCO]
分类和应用: 电信集成电路蜂窝电话电路电信电路信息通信管理
文件页数/大小: 24 页 / 317 K
品牌: ADI [ ADI ]
 浏览型号ADF4360-3BCPZRL的Datasheet PDF文件第5页浏览型号ADF4360-3BCPZRL的Datasheet PDF文件第6页浏览型号ADF4360-3BCPZRL的Datasheet PDF文件第7页浏览型号ADF4360-3BCPZRL的Datasheet PDF文件第8页浏览型号ADF4360-3BCPZRL的Datasheet PDF文件第10页浏览型号ADF4360-3BCPZRL的Datasheet PDF文件第11页浏览型号ADF4360-3BCPZRL的Datasheet PDF文件第12页浏览型号ADF4360-3BCPZRL的Datasheet PDF文件第13页  
Data Sheet  
ADF4360-3  
CIRCUIT DESCRIPTION  
REFERENCE INPUT SECTION  
N = BP + A  
The reference input stage is shown in Figure 10. SW1 and SW2  
are normally closed switches. SW3 is normally open. When  
power-down is initiated, SW3 is closed, and SW1 and SW2 are  
opened. This ensures that there is no loading of the REFIN pin  
on power-down.  
13-BIT B  
TO PFD  
COUNTER  
LOAD  
PRESCALER  
P/P+1  
FROM VCO  
LOAD  
5-BIT A  
MODULUS  
CONTROL  
POWER-DOWN  
CONTROL  
COUNTER  
N DIVIDER  
100kΩ  
SW2  
NC  
Figure 11. A and B Counters  
TO R COUNTER  
REF  
IN  
NC  
SW1  
BUFFER  
R COUNTER  
SW3  
NO  
The 14-bit R counter allows the input reference frequency to  
be divided down to produce the reference clock to the phase  
frequency detector (PFD). Division ratios from 1 to 16,383 are  
allowed.  
Figure 10. Reference Input Stage  
PRESCALER (P/P + 1)  
The dual-modulus prescaler (P/P + 1), along with the A and B  
counters, enables the large division ratio, N, to be realized  
(N = BP + A). The dual-modulus prescaler, operating at CML  
levels, takes the clock from the VCO and divides it down to a  
manageable frequency for the CMOS A and B counters. The  
prescaler is programmable. It can be set in software to 8/9,  
16/17, or 32/33 and is based on a synchronous 4/5 core. There is  
a minimum divide ratio possible for fully contiguous output  
frequencies; this minimum is determined by P, the prescaler  
value, and is given by (P2 − P).  
PFD AND CHARGE PUMP  
The PFD takes inputs from the R counter and N counter  
(N = BP + A) and produces an output proportional to the phase  
and frequency difference between them. Figure 12 is a  
simplified schematic. The PFD includes a programmable delay  
element that controls the width of the antibacklash pulse. This  
pulse ensures that there is no dead zone in the PFD transfer  
function and minimizes phase noise and reference spurs. Two  
bits in the R counter latch, ABP2 and ABP1, control the width  
of the pulse (see Table 9).  
A AND B COUNTERS  
V
P
CHARGE  
PUMP  
The A and B CMOS counters combine with the dual-modulus  
prescaler to allow a wide range division ratio in the PLL  
feedback counter. The counters are specified to work when the  
prescaler output is 300 MHz or less. Thus, with a VCO  
frequency of 2.5 GHz, a prescaler value of 16/17 is valid, but a  
value of 8/9 is not valid.  
UP  
HI  
D1  
Q1  
U1  
R DIVIDER  
CLR1  
Pulse Swallow Function  
PROGRAMMABLE  
DELAY  
CP  
U3  
The A and B counters, in conjunction with the dual-modulus  
prescaler, make it possible to generate output frequencies that  
are spaced only by the reference frequency divided by R. The  
VCO frequency equation is  
ABP1  
ABP2  
CLR2  
U2  
DOWN  
HI  
D2  
Q2  
( )  
fVCO =[ P × B + AfREFIN /R  
N DIVIDER  
CPGND  
where:  
fVCO is the output frequency of the VCO.  
P is the preset modulus of the dual-modulus prescaler (8/9,  
16/17, and so on).  
B is the preset divide ratio of the binary 13-bit counter (3 to 8191).  
A is the preset divide ratio of the binary 5-bit swallow counter (0 to 31).  
fREFIN is the external reference frequency oscillator.  
R DIVIDER  
N DIVIDER  
CP OUTPUT  
Figure 12. PFD Simplified Schematic and Timing (In Lock)  
Rev. C | Page 9 of 24  
 
 
 
 
 复制成功!