欢迎访问ic37.com |
会员登录 免费注册
发布采购

M13S128168A-6T 参数 Datasheet PDF下载

M13S128168A-6T图片预览
型号: M13S128168A-6T
PDF下载: 下载PDF文件 查看货源
内容描述: 2M ×16位×4银行双倍数据速率SDRAM [2M x 16 Bit x 4 Banks Double Data Rate SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 49 页 / 1492 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M13S128168A-6T的Datasheet PDF文件第1页浏览型号M13S128168A-6T的Datasheet PDF文件第3页浏览型号M13S128168A-6T的Datasheet PDF文件第4页浏览型号M13S128168A-6T的Datasheet PDF文件第5页浏览型号M13S128168A-6T的Datasheet PDF文件第6页浏览型号M13S128168A-6T的Datasheet PDF文件第7页浏览型号M13S128168A-6T的Datasheet PDF文件第8页浏览型号M13S128168A-6T的Datasheet PDF文件第9页  
ESMT  
M13S128168A  
2M x 16 Bit x 4 Banks  
Double Data Rate SDRAM  
DDR SDRAM  
Features  
z
z
z
z
JEDEC Standard  
Internal pipelined double-data-rate architecture, two data access per clock cycle  
Bi-directional data strobe (DQS)  
On-chip DLL  
z
z
Differential clock inputs (CLK and CLK )  
DLL aligns DQ and DQS transition with CLK transition  
Quad bank operation  
z
z
z
z
z
z
z
z
z
z
z
z
z
CAS Latency : 3  
Burst Type : Sequential and Interleave  
Burst Length : 2, 4, 8  
All inputs except data & DM are sampled at the rising edge of the system clock(CLK)  
Data I/O transitions on both edges of data strobe (DQS)  
DQS is edge-aligned with data for reads; center-aligned with data for WRITE  
Data mask (DM) for write masking only  
VDD = 2.375V ~ 2.75V, VDDQ = 2.375V ~ 2.75V  
Auto & Self refresh  
15.6us refresh interval (64ms refresh period, 4K cycle)  
SSTL-2 I/O interface  
66pin TSOPII package  
Ordering information :  
PRODUCT NO.  
M13S128168A -5TG  
M13S128168A -6TG  
M13S128168A -5BG  
M13S128168A -6BG  
MAX FREQ  
200MHz  
166MHz  
200MHz  
166MHz  
VDD  
PACKAGE  
COMMENTS  
Pb-free  
2.5V  
TSOPII  
Pb-free  
Pb-free  
2.5V  
BGA  
Pb-free  
Elite Semiconductor Memory Technology Inc.  
Publication Date : Jun. 2007  
Revision : 1.8 2/49