欢迎访问ic37.com |
会员登录 免费注册
发布采购

ST90135M6 参数 Datasheet PDF下载

ST90135M6图片预览
型号: ST90135M6
PDF下载: 下载PDF文件 查看货源
内容描述: 8月16号位微控制器( MCU ), 16至64K的ROM 。 OTP或EPROM 。 512 2K的RAM - ST9 +系列\n [8/16-BIT MICROCONTROLLER (MCU) WITH 16 TO 64K ROM. OTP OR EPROM. 512 TO 2K RAM - ST9 + FAMILY ]
分类和应用: 微控制器可编程只读存储器电动程控只读存储器
文件页数/大小: 199 页 / 2805 K
品牌: ETC [ ETC ]
 浏览型号ST90135M6的Datasheet PDF文件第151页浏览型号ST90135M6的Datasheet PDF文件第152页浏览型号ST90135M6的Datasheet PDF文件第153页浏览型号ST90135M6的Datasheet PDF文件第154页浏览型号ST90135M6的Datasheet PDF文件第156页浏览型号ST90135M6的Datasheet PDF文件第157页浏览型号ST90135M6的Datasheet PDF文件第158页浏览型号ST90135M6的Datasheet PDF文件第159页  
ST90158 - MULTIPROTOCOL SERIAL COMMUNICATIONS INTERFACE (SCI-M)  
MULTIPROTOCOL SERIAL COMMUNICATIONS INTERFACE (Cont’d)  
9.6.10 Interrupts and DMA  
9.6.10.1 Interrupts  
trigger. These bits should be reset by the program-  
mer during the Interrupt Service routine.  
The four major levels of interrupt are encoded in  
hardware to provide two bits of the interrupt vector  
register, allowing the position of the block of point-  
er vectors to be resolved to an 8 byte block size.  
The SCI can generate interrupts as a result of sev-  
eral conditions. Receiver interrupts include data  
pending, receive errors (overrun, framing and par-  
ity), as well as address or break pending. Trans-  
mitter interrupts are software selectable for either  
Transmit Buffer Register Empty (BSN set) or for  
Transmit Shift Register Empty (BSN reset) condi-  
tions.  
The SCI interrupts have an internal priority struc-  
ture in order to resolve simultaneous events. Refer  
also to Section 9.6.4 SCI-M Operating Modes for  
more details relating to Synchronous mode.  
Typical usage of the Interrupts generated by the  
SCI peripheral are illustrated in Figure 86.  
Table 30. SCI Interrupt Internal Priority  
Receive DMA Request  
Transmit DMA Request  
Receive Interrupt  
Highest Priority  
The SCI peripheral is able to generate interrupt re-  
quests as a result of a number of events, several  
of which share the same interrupt vector. It is  
therefore necessary to poll S_ISR, the Interrupt  
Status Register, in order to determine the active  
Transmit Interrupt  
Lowest Priority  
155/199  
9
 复制成功!