欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPF10K30EQC208-3 参数 Datasheet PDF下载

EPF10K30EQC208-3图片预览
型号: EPF10K30EQC208-3
PDF下载: 下载PDF文件 查看货源
内容描述: 现场可编程门阵列(FPGA)的\n [Field Programmable Gate Array (FPGA) ]
分类和应用: 现场可编程门阵列
文件页数/大小: 120 页 / 1759 K
品牌: ETC [ ETC ]
 浏览型号EPF10K30EQC208-3的Datasheet PDF文件第4页浏览型号EPF10K30EQC208-3的Datasheet PDF文件第5页浏览型号EPF10K30EQC208-3的Datasheet PDF文件第6页浏览型号EPF10K30EQC208-3的Datasheet PDF文件第7页浏览型号EPF10K30EQC208-3的Datasheet PDF文件第9页浏览型号EPF10K30EQC208-3的Datasheet PDF文件第10页浏览型号EPF10K30EQC208-3的Datasheet PDF文件第11页浏览型号EPF10K30EQC208-3的Datasheet PDF文件第12页  
FLEX 10KE Embedded Programmable Logic Family Data Sheet  
Each FLEX 10KE device contains an enhanced embedded array to  
implement memory and specialized logic functions, and a logic array to  
implement general logic.  
Functional  
Description  
The embedded array consists of a series of EABs. When implementing  
memory functions, each EAB provides 4,096 bits, which can be used to  
create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions.  
When implementing logic, each EAB can contribute 100 to 600 gates  
towards complex logic functions, such as multipliers, microcontrollers,  
state machines, and DSP functions. EABs can be used independently, or  
multiple EABs can be combined to implement larger functions.  
The logic array consists of logic array blocks (LABs). Each LAB contains  
eight LEs and a local interconnect. An LE consists of a 4-input look-up  
table (LUT), a programmable flipflop, and dedicated signal paths for carry  
and cascade functions. The eight LEs can be used to create medium-sized  
blocks of logic—such as 8-bit counters, address decoders, or state  
machines—or combined across LABs to create larger logic blocks. Each  
LAB represents about 96 usable gates of logic.  
Signal interconnections within FLEX 10KE devices (as well as to and from  
device pins) are provided by the FastTrack Interconnect routing structure,  
which is a series of fast, continuous row and column channels that run the  
entire length and width of the device.  
Each I/O pin is fed by an I/O element (IOE) located at the end of each row  
and column of the FastTrack Interconnect routing structure. Each IOE  
contains a bidirectional I/O buffer and a flipflop that can be used as either  
an output or input register to feed input, output, or bidirectional signals.  
When used with a dedicated clock pin, these registers provide exceptional  
performance. As inputs, they provide setup times as low as 0.9 ns and  
hold times of 0 ns. As outputs, these registers provide clock-to-output  
times as low as 3.6 ns. IOEs provide a variety of features, such as JTAG  
BST support, slew-rate control, tri-state buffers, and open-drain outputs.  
8
Altera Corporation