欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6433846XXXH 参数 Datasheet PDF下载

HD6433846XXXH图片预览
型号: HD6433846XXXH
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器\n [Microcontroller ]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 524 页 / 1465 K
品牌: ETC [ ETC ]
 浏览型号HD6433846XXXH的Datasheet PDF文件第320页浏览型号HD6433846XXXH的Datasheet PDF文件第321页浏览型号HD6433846XXXH的Datasheet PDF文件第322页浏览型号HD6433846XXXH的Datasheet PDF文件第323页浏览型号HD6433846XXXH的Datasheet PDF文件第325页浏览型号HD6433846XXXH的Datasheet PDF文件第326页浏览型号HD6433846XXXH的Datasheet PDF文件第327页浏览型号HD6433846XXXH的Datasheet PDF文件第328页  
SCI3 operates as follows when receiving data.  
SCI3 performs internal synchronization and begins reception in synchronization with the serial  
clock input or output.  
The received data is placed in RSR in LSB-to-MSB order.  
After the data has been received, SCI3 checks that bit RDRF is set to 0, indicating that the receive  
data can be transferred from RSR to RDR.  
If this check shows that there is no overrun error, bit RDRF is set to 1, and the receive data is  
stored in RDR. If bit RIE is set to 1 in SCR3, an RXI interrupt is requested. If the check  
identifies an overrun error, bit OER is set to 1.  
Bit RDRF remains set to 1. If bit RIE is set to 1 in SCR3, an ERI interrupt is requested.  
See table 10-15 for the conditions for detecting a receive error, and receive data processing.  
Note: No further receive operations are possible while a receive error flag is set. Bits OER,  
FER, PER, and RDRF must therefore be cleared to 0 before resuming reception.  
Figure 10-19 shows an example of the operation when receiving in synchronous mode.  
Serial  
clock  
Serial  
data  
Bit 7  
Bit 0  
Bit 7  
Bit 0  
Bit 1  
Bit 6  
Bit 7  
1 frame  
1 frame  
RDRF  
OER  
LSI  
operation  
RXI request  
RDRE cleared  
to 0  
RXI request  
ERI request in  
response to  
overrun error  
User  
processing  
RDR data read  
RDR data has  
not been read  
(RDRF = 1)  
Overrun error  
processing  
Figure 10-19 Example of Operation when Receiving in Synchronous Mode  
309  
 复制成功!