欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8F012APB020SC 参数 Datasheet PDF下载

Z8F012APB020SC图片预览
型号: Z8F012APB020SC
PDF下载: 下载PDF文件 查看货源
内容描述: Z8喝采XP -R 4K系列高性能8位微控制器 [Z8 Encore XP-R 4K Series High-Performance 8-Bit Microcontrollers]
分类和应用: 微控制器外围集成电路光电二极管时钟
文件页数/大小: 276 页 / 3422 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8F012APB020SC的Datasheet PDF文件第40页浏览型号Z8F012APB020SC的Datasheet PDF文件第41页浏览型号Z8F012APB020SC的Datasheet PDF文件第42页浏览型号Z8F012APB020SC的Datasheet PDF文件第43页浏览型号Z8F012APB020SC的Datasheet PDF文件第45页浏览型号Z8F012APB020SC的Datasheet PDF文件第46页浏览型号Z8F012APB020SC的Datasheet PDF文件第47页浏览型号Z8F012APB020SC的Datasheet PDF文件第48页  
Z8 Encore! XP® 4K Series  
Product Specification  
25  
and as long as four. A reset pulse three clock cycles in duration might trigger a reset; a  
pulse four cycles in duration always triggers a reset.  
While the RESET input pin is asserted Low, the Z8 Encore! XP® 4K Series devices  
remain in the Reset state. If the RESET pin is held Low beyond the System Reset time-  
out, the device exits the Reset state on the system clock rising edge following RESET pin  
deassertion. Following a System Reset initiated by the external RESET pin, the EXT sta-  
tus bit in the Reset Status (RSTSTAT) register is set to 1.  
External Reset Indicator  
During System Reset or when enabled by the GPIO logic (see See Port A–D Control Reg-  
isters on page 42.), the RESET pin functions as an open-drain (active low) reset mode  
indicator in addition to the input functionality. This reset output feature allows an Z8  
Encore! XP® 4K Series device to reset other components to which it is connected, even if  
that reset is caused by internal sources such as POR, VBO or WDT events.  
After an internal reset event occurs, the internal circuitry begins driving the RESET pin  
Low. The RESET pin is held Low by the internal circuitry until the appropriate delay  
listed in Table 9 has elapsed.  
On-Chip Debugger Initiated Reset  
A Power-On Reset can be initiated using the On-Chip Debugger by setting the RSTbit in  
the OCD Control register. The On-Chip Debugger block is not reset but the rest of the chip  
goes through a normal system reset. The RSTbit automatically clears during the system  
reset. Following the system reset the PORbit in the WDT Control register is set.  
STOP Mode Recovery  
STOP mode is entered by execution of a STOP instruction by the eZ8 CPU. Refer to the  
chapter Low-Power Modes on page 29 for detailed STOP mode information. During  
STOP Mode Recovery, the CPU is held in reset for 66 IPO cycles if the crystal oscillator is  
disabled or 5000 cycles if it is enabled. The SMR delay (see Table 134 on page 219)  
T
SMR, also includes the time required to start up the IPO.  
STOP Mode Recovery does not affect onchip registers other than the Watchdog Timer  
Control register (WDTCTL) and the Oscillator Control register (OSCCTL). After any  
STOP Mode Recovery, the IPO is enabled and selected as the system clock. If another sys-  
tem clock source is required, the STOP Mode Recovery code must reconfigure the oscilla-  
tor control block such that the correct system clock source is enabled and selected.  
The eZ8 CPU fetches the Reset vector at Program Memory addresses 0002Hand 0003H  
and loads that value into the Program Counter. Program execution begins at the Reset vec-  
tor address. Following STOP Mode Recovery, the STOP bit in the Reset Status  
PS022815-0206  
Reset, STOP Mode Recovery and Low Voltage Detection