欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第43页浏览型号Z8018008VSC的Datasheet PDF文件第44页浏览型号Z8018008VSC的Datasheet PDF文件第45页浏览型号Z8018008VSC的Datasheet PDF文件第46页浏览型号Z8018008VSC的Datasheet PDF文件第48页浏览型号Z8018008VSC的Datasheet PDF文件第49页浏览型号Z8018008VSC的Datasheet PDF文件第50页浏览型号Z8018008VSC的Datasheet PDF文件第51页  
Z8018x Family  
MPU User Manual  
32  
The HALT output pin is asserted Low  
The external bus activity consists of repeated dummy fetches of the  
Op Code following the HALT instruction.  
Essentially, the Z80180 operates normally in HALT mode, except that  
instruction execution is stopped.  
HALT mode can be exited in the following two ways:  
RESET Exit from HALT Mode  
If the RESET input is asserted Low for at least six clock cycles,  
HALT mode is exited and the normal RESET sequence (restart at  
address 00000H) is initiated.  
Interrupt Exit from HALT mode  
When an internal or external interrupt is generated, HALT mode is  
exited and the normal interrupt response sequence is initiated.  
If the interrupt source is masked (individually by enable bit, or globally  
by IEF1 state), the Z80180 remains in HALT mode. However, NMI  
interrupt initiates the normal NMI interrupt response sequence  
independent of the state of IEF1.  
HALT timing is illustrated in Figure 20.  
UM005001-ZMP0400  
 复制成功!