欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC3S200A-4FTG256C 参数 Datasheet PDF下载

XC3S200A-4FTG256C图片预览
型号: XC3S200A-4FTG256C
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 448 CLBs, 200000 Gates, 250MHz, 4032-Cell, CMOS, PBGA256, LEAD FREE, FPTBGA-256]
分类和应用: 时钟可编程逻辑
文件页数/大小: 132 页 / 3936 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第74页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第75页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第76页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第77页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第79页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第80页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第81页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第82页  
Pinout Descriptions  
TQ144 Footprint  
Note pin 1 indicator in top-left corner and logo orientation.  
TMS  
TDI  
1
2
108 VCCAUX  
107 TDO  
Bank 0  
IO_L02P_3  
IO_L01P_3  
IO_L02N_3  
IO_L01N_3  
IO_L03P_3  
IO_L03N_3  
GND  
3
4
5
6
7
8
9
106 GND  
X
105 IO_L11N_1  
104 IO_L10N_1  
103 IO_L11P_1  
102 IO_L10P_1  
101 IO_L09N_1  
100 GND  
IO_L04P_3 10  
IO_L04N_3/VREF_3 11  
IO_L05P_3/LHCLK0 12  
IO_L05N_3/LHCLK1 13  
VCCO_3 14  
99 IO_L09P_1  
98 IO_L08N_1  
97 IP_1/VREF_1  
96 IO_L08P_1  
95 VCCO_1  
IO_L06P_3/LHCLK2 15  
IO_L06N_3/LHCLK3 16  
GND 17  
94 VCCINT  
93 IO_L07N_1/RHCLK7  
92 IO_L06N_1/RHCLK5  
91 IO_L07P_1/RHCLK6  
90 IO_L06P_1/RHCLK4  
89 GND  
IO_L07P_3/LHCLK4 18  
IO_L08P_3/LHCLK6 19  
IO_L07N_3/LHCLK5 20  
IO_L08N_3/LHCLK7 21  
VCCINT 22  
88 IO_L05N_1/RHCLK3  
87 IO_L05P_1/RHCLK2  
86 VCCO_1  
VCCO_3 23  
IO_L09P_3 24  
85 IO_L04N_1/RHCLK1  
84 IO_L03N_1  
IO_L09N_3 25  
GND 26  
83 IO_L04P_1/RHCLK0  
82 IO_L03P_1  
IO_L10P_3 27  
IO_L11P_3 28  
81 GND  
IO_L10N_3 29  
80 IP_1/VREF_1  
79 IO_1  
IO_L11N_3 30  
IO_L12P_3 31  
78 IO_L01N_1/LDC2  
77 IO_L02N_1/LDC0  
76 IO_L01P_1/HDC  
75 IO_L02P_1/LDC1  
IO_L12N_3 32  
IP_L13P_3 33  
GND 34  
IP_L13N_3/VREF_3 35  
VCCAUX 36  
74  
73  
SUSPEND  
Bank 2  
DONE  
DS529-4_10_031207  
Figure 19: TQ144 Package Footprint (Top View)  
I/O: Unrestricted, general-purpose  
DUAL: Configuration pins, then  
VREF: User I/O or input voltage  
42  
2
25  
30  
8
8
user I/O  
possible user I/O  
reference for bank  
INPUT: Unrestricted,  
general-purpose input pin  
CLK: User I/O, input, or global  
buffer input  
VCCO: Output voltage supply for  
bank  
CONFIG: Dedicated configuration  
JTAG: Dedicated JTAG port pins  
VCCINT: Internal core supply  
2
0
4
4
4
pins  
voltage (+1.2V)  
N.C.: Not connected  
GND: Ground  
VCCAUX: Auxiliary supply voltage  
13  
SUSPEND: Dedicated SUSPEND  
and dual-purpose AWAKE Power  
Management pins  
2
78  
www.xilinx.com  
DS529-4 (v2.0) August 19, 2010  
 
 复制成功!