欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC3S200A-4FTG256C 参数 Datasheet PDF下载

XC3S200A-4FTG256C图片预览
型号: XC3S200A-4FTG256C
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 448 CLBs, 200000 Gates, 250MHz, 4032-Cell, CMOS, PBGA256, LEAD FREE, FPTBGA-256]
分类和应用: 时钟可编程逻辑
文件页数/大小: 132 页 / 3936 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第1页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第2页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第3页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第4页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第6页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第7页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第8页浏览型号XC3S200A-4FTG256C的Datasheet PDF文件第9页  
Introduction and Ordering Information
Configuration
Spartan-3A FPGAs are programmed by loading
configuration data into robust, reprogrammable, static
CMOS configuration latches (CCLs) that collectively control
all functional elements and routing resources. The FPGA’s
configuration data is stored externally in a PROM or some
other non-volatile medium, either on or off the board. After
applying power, the configuration data is written to the
FPGA using any of seven different modes:
Master Serial from a
Serial Peripheral Interface (SPI) from an
industry-standard SPI serial Flash
Byte Peripheral Interface (BPI) Up from an
industry-standard x8 or x8/x16 parallel NOR Flash
Slave Serial, typically downloaded from a processor
Slave Parallel, typically downloaded from a processor
Boundary Scan (JTAG), typically downloaded from a
processor or system tester
I/O Capabilities
The Spartan-3A FPGA SelectIO interface supports many
popular single-ended and differential standards.
shows the number of user I/Os as well as the number of
differential I/O pairs available for each device/package
combination. Some of the user I/Os are unidirectional
input-only pins as indicated in
Spartan-3A FPGAs support the following single-ended
standards:
3.3V low-voltage TTL (LVTTL)
Low-voltage CMOS (LVCMOS) at 3.3V, 2.5V, 1.8V,
1.5V, or 1.2V
3.3V PCI at 33 MHz or 66 MHz
HSTL I, II, and III at 1.5V and 1.8V, commonly used in
memory applications
SSTL I and II at 1.8V, 2.5V, and 3.3V, commonly used
for memory applications
Furthermore, Spartan-3A FPGAs support MultiBoot
configuration, allowing two or more FPGA configuration
bitstreams to be stored in a single SPI serial Flash or a BPI
parallel NOR Flash. The FPGA application controls which
configuration to load next and when to load it.
Additionally, each Spartan-3A FPGA contains a unique,
factory-programmed Device DNA identifier useful for
tracking purposes, anti-cloning designs, or IP protection.
Table 2:
Available User I/Os and Differential (Diff) I/O Pairs
Package
Body Size
(mm)
Spartan-3A FPGAs support the following differential
standards:
LVDS, mini-LVDS, RSDS, and PPDS I/O at 2.5V or
3.3V
Bus LVDS I/O at 2.5V
TMDS I/O at 3.3V
Differential HSTL and SSTL I/O
LVPECL inputs at 2.5V or 3.3V
VQ100
VQG100
14 x 14
(2)
TQ144
TQG144
20 x 20
(2)
FT256
FTG256
17 x 17
FG320
FGG320
19 x 19
FG400
FGG400
21 x 21
FG484
FGG484
23 x 23
FG676
FGG676
27 x 27
Device
XC3S50A
XC3S200A
XC3S400A
XC3S700A
XC3S1400A
Notes:
1.
2.
User
68
(13)
68
(13)
-
-
-
Diff
60
(24)
60
(24)
-
-
-
User
108
(7)
-
-
-
-
Diff
50
(24)
-
-
-
-
User
144
(32)
195
(35)
195
(35)
161
(13)
161
(13)
Diff
64
(32)
90
(50)
90
(50)
74
(36)
74
(36)
User
-
248
(56)
251
(59)
-
-
Diff
-
112
(64)
112
(64)
-
-
User
-
-
311
(63)
311
(63)
-
Diff
-
-
142
(78)
142
(78)
-
User
-
-
-
372
(84)
375
(87)
Diff
-
-
-
165
(93)
165
(93)
User
-
-
-
-
502
(94)
Diff
-
-
-
-
227
(131)
The number shown in
bold
indicates the maximum number of I/O and input-only pins. The number shown in (italics) indicates the number
of input-only pins. The differential (Diff) input-only pin count includes both differential pairs on input-only pins and differential pairs on I/O pins
within I/O banks that are restricted to differential inputs.
The footprints for the VQ/TQ packages are larger than the package body. See the
for details.
DS529-1 (v2.0) August 19, 2010
5