欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC3S1600E-4FGG320C 参数 Datasheet PDF下载

XC3S1600E-4FGG320C图片预览
型号: XC3S1600E-4FGG320C
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- 3E FPGA系列 [Spartan-3E FPGA Family]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 193 页 / 1733 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第62页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第63页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第64页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第65页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第67页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第68页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第69页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第70页  
R
Functional Description  
Table 41 shows the default I/O standard setting for the vari-  
ous configuration pins during the configuration process. The  
configuration interface is designed primarily for 2.5V opera-  
tion when the VCCO_2 (and VCCO_1 in BPI mode) con-  
nects to 2.5V.  
drive characteristics. For example, with VCCO = 3.3V, the  
output current when driving High, IOH, increases to approx-  
imately 12 to 16 mA, while the current when driving Low,  
IOL, remains 8 mA. At VCCO = 1.8V, the output current  
when driving High, IOH, decreases slightly to approximately  
6 to 8 mA. Again, the current when driving Low, IOL, remains  
8 mA.  
The configuration pins also operate at other voltages by set-  
ting VCCO_2 (and VCCO_1 in BPI mode) to either 3.3V or  
1.8V. The change on the VCCO supply also changes the I/O  
Table 41: Default I/O Standard Setting During Configuration (VCCO_2 = 2.5V)  
Pin(s)  
I/O Standard  
Output Drive  
Slew Rate  
All, including CCLK  
LVCMOS25  
8 mA  
Slow  
attached Platform Flash PROM. In response, the Platform  
Flash PROM supplies bit-serial data to the FPGA’s DIN  
input and the FPGA accepts this data on each rising CCLK  
edge.  
Master Serial Mode  
In Master Serial mode (M[2:0] = <0:0:0>), the Spartan-3E  
FPGA configures itself from an attached Xilinx Platform  
Flash PROM, as illustrated in Figure 48. The FPGA sup-  
plies the CCLK output clock from its internal oscillator to the  
+1.2V  
XCFxxS = +3.3V  
XCFxxP = +1.8V  
V
VCCINT  
P
HSWAP  
VCCO_0  
VCCO_0  
VCCINT  
VCCO_2  
DIN  
V
D0  
VCCO  
V
Serial Master  
Mode  
CCLK  
DOUT  
INIT_B  
CLK  
‘0’  
‘0’  
‘0’  
M2  
M1  
M0  
OE/RESET  
+2.5V  
Spartan-3E  
Platform Flash  
XCFxx  
CE  
CF  
CEO  
+2.5V  
JTAG  
VCCAUX  
TDO  
+2.5V  
VCCJ  
TDO  
+2.5V  
TDI  
TDI  
TDI  
TMS  
TCK  
TDO  
TMS  
TCK  
TMS  
TCK  
GND  
PROG_B  
DONE  
GND  
PROG_B  
Recommend  
open-drain  
driver  
DS312-2_44_021405  
Figure 48: Master Serial Mode using Platform Flash PROM  
DS312-2 (v1.1) March 21, 2005  
www.xilinx.com  
59  
Advance Product Specification  
 复制成功!