欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC3S1600E-4FGG320C 参数 Datasheet PDF下载

XC3S1600E-4FGG320C图片预览
型号: XC3S1600E-4FGG320C
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- 3E FPGA系列 [Spartan-3E FPGA Family]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 193 页 / 1733 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第112页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第113页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第114页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第115页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第117页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第118页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第119页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第120页  
R
DC and Switching Characteristics  
Configuration and JTAG Timing  
1.2V  
2.5V  
V
CCINT  
1.0V  
2.0V  
1.0V  
(Supply)  
V
CCAUX  
(Supply)  
V
CCO  
Bank 2  
(Supply)  
TPOR  
PROG_B  
(Input)  
TPL  
TPROG  
INIT_B  
(Open-Drain)  
TICCK  
CCLK  
(Output)  
DS312-3_01_020505  
Notes:  
1. The V  
, V  
, and V  
supplies may be applied in any order.  
CCO  
CCINT CCAUX  
2. The Low-going pulse on PROG_B is optional after power-on but necessary for reconfiguration without a power cycle.  
3. The rising edge of INIT_B samples the voltage levels applied to the mode pins (M0 - M2).  
Figure 3: Waveforms for Power-On and the Beginning of Configuration  
Table 16: Power-On Timing and the Beginning of Configuration  
All Speed Grades  
Symbol  
(2)  
Description  
Device  
Min  
Max  
5
Units  
ms  
ms  
ms  
ms  
ms  
µs  
TPOR  
The time from the application of VCCINT, VCCAUX, and VCCO XC3S100E  
Bank 2 supply voltage ramps (whichever occurs last) to the  
rising transition of the INIT_B pin  
XC3S500E  
-
XC3S250E  
-
5
-
5
XC3S1200E  
XC3S1600E  
-
5
-
7
TPROG  
The width of the low-going pulse on the PROG_B pin  
All  
0.3  
-
(2)  
TPL  
The time from the rising edge of the PROG_B pin to the  
rising transition on the INIT_B pin  
XC3S100E  
XC3S250E  
XC3S500E  
XC3S1200E  
XC3S1600E  
All  
-
2
ms  
ms  
ms  
ms  
ms  
µs  
-
-
2
2
-
2
-
3
(3)  
TICCK  
The time from the rising edge of the INIT_B pin to the  
generation of the configuration clock signal at the CCLK  
output pin  
0.5  
4.0  
Notes:  
1. The numbers in this table are based on the operating conditions set forth in Table 4. This means power must be applied to all V  
, V  
,
CCINT CCO  
and V  
lines.  
CCAUX  
2. Power-on reset and the clearing of configuration memory occurs during this period.  
3. This specification applies only to the Master Serial, SPI, BPI-Up, and BPI-Down modes.  
DS312-3 (v1.0) March 1, 2005  
www.xilinx.com  
13  
Advance Product Specification  
 复制成功!