欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC2V2000-4BGG575I 参数 Datasheet PDF下载

XC2V2000-4BGG575I图片预览
型号: XC2V2000-4BGG575I
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 2688 CLBs, 2000000 Gates, 650MHz, 24192-Cell, CMOS, PBGA575, 31 X 31 MM, 1.27 MM PITCH, LEAD FREE, MS-034BAN-1, BGA-575]
分类和应用: 时钟可编程逻辑
文件页数/大小: 319 页 / 1869 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第34页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第35页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第36页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第37页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第39页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第40页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第41页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第42页  
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —  
R
Virtex-II Platform FPGAs: Functional Description  
can be generated for board-level routing. All DCM output  
clocks are phase-aligned to CLK0 and, therefore, are also  
phase-aligned to the input clock.  
DCM  
CLK0  
CLK90  
CLK180  
CLK270  
CLK2X  
To achieve clock de-skew, the CLKFB input must be con-  
nected, and its source must be either CLK0 or CLK2X. Note  
that CLKFB must always be connected, unless only the CLKFX  
or CLKFX180 outputs are used and de-skew is not required.  
CLKIN  
CLKFB  
RST  
CLK2X180  
CLKDV  
Frequency Synthesis  
DSSEN  
The DCM provides flexible methods for generating new  
clock frequencies. Each method has a different operating  
frequency range and different AC characteristics. The  
CLK2X and CLK2X180 outputs double the clock frequency.  
The CLKDV output creates divided output clocks with divi-  
sion options of 1.5, 2, 2.5, 3, 3.5, 4, 4.5, 5, 5.5, 6, 6.5, 7, 7.5,  
8, 9, 10, 11, 12, 13, 14, 15, and 16.  
PSINCDEC  
PSEN  
PSCLK  
CLKFX  
CLKFX180  
LOCKED  
STATUS[7:0]  
PSDONE  
clock signal  
control signal  
The CLKFX and CLKFX180 outputs can be used to pro-  
duce clocks at the following frequency:  
DS031_67_112900  
Figure 45: Digital Clock Manager  
FREQ  
= (M/D) * FREQ  
CLKIN  
CLKFX  
The DCM can be configured to delay the completion of the  
Virtex-II configuration process until after the DCM has  
achieved lock. This guarantees that the chip does not begin  
operating until after the system clocks generated by the  
DCM have stabilized.  
where M and D are two integers. Specifications for M and D  
are provided under DCM Timing Parameters in Module 3.  
By default, M=4 and D=1, which results in a clock output fre-  
quency four times faster than the clock input frequency  
(CLKIN).  
The DCM has the following general control signals:  
CLK2X180 is phase shifted 180 degrees relative to CLK2X.  
CLKFX180 is phase shifted 180 degrees relative to CLKFX.  
All frequency synthesis outputs automatically have 50/50  
duty cycles (with the exception of the CLKDV output when  
performing a non-integer divide in high-frequency mode).  
RST input pin: resets the entire DCM  
LOCKED output pin: asserted High when all enabled  
DCM circuits have locked.  
STATUS output pins (active High): shown in Table 21.  
Table 21: DCM Status Pins  
Note that CLK2X and CLK2X180 are not available in  
high-frequency mode.  
Status Pin  
Function  
0
1
2
3
4
5
6
7
Phase Shift Overflow  
Phase Shifting  
CLKIN Stopped  
The DCM provides additional control over clock skew  
through either coarse or fine-grained phase shifting. The  
CLK0, CLK90, CLK180, and CLK270 outputs are each  
phase shifted by ¼ of the input clock period relative to each  
other, providing coarse phase control. Note that CLK90 and  
CLK270 are not available in high-frequency mode.  
CLKFX Stopped  
N/A  
N/A  
N/A  
N/A  
N/A  
Fine-phase adjustment affects all nine DCM output clocks.  
When activated, the phase shift between the rising edges of  
CLKIN and CLKFB is a specified fraction of the input clock  
period.  
Clock De-Skew  
In variable mode, the PHASE_SHIFT value can also be  
dynamically incremented or decremented as determined by  
PSINCDEC synchronously to PSCLK, when the PSEN  
input is active. Figure 46 illustrates the effects of fine-phase  
shifting. For more information on DCM features, see the  
Virtex-II User Guide.  
The DCM de-skews the output clocks relative to the input  
clock by automatically adjusting a digital delay line. Addi-  
tional delay is introduced so that clock edges arrive at inter-  
nal registers and block RAMs simultaneously with the clock  
edges arriving at the input clock pad. Alternatively, external  
clocks, which are also de-skewed relative to the input clock,  
DS031-2 (v4.0) April 7, 2014  
Product Specification  
www.xilinx.com  
Module 2 of 4  
30  
 
 复制成功!