欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC2V2000-4BGG575I 参数 Datasheet PDF下载

XC2V2000-4BGG575I图片预览
型号: XC2V2000-4BGG575I
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 2688 CLBs, 2000000 Gates, 650MHz, 24192-Cell, CMOS, PBGA575, 31 X 31 MM, 1.27 MM PITCH, LEAD FREE, MS-034BAN-1, BGA-575]
分类和应用: 时钟可编程逻辑
文件页数/大小: 319 页 / 1869 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第37页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第38页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第39页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第40页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第42页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第43页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第44页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第45页  
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —  
R
Virtex-II Platform FPGAs: Functional Description  
Place-and-route software takes advantage of this regular  
array to deliver optimum system performance and fast com-  
pile times. The segmented routing resources are essential  
to guarantee IP cores portability and to efficiently handle an  
incremental design flow that is based on modular imple-  
mentations. Total design time is reduced due to fewer and  
shorter design iterations.  
their endpoints. Double-line signals can be accessed  
either at the endpoints or at the midpoint (one block  
from the source).  
The direct connect lines route signals to neighboring  
blocks: vertically, horizontally, and diagonally.  
The fast connect lines are the internal CLB local  
interconnections from LUT outputs to LUT inputs.  
Hierarchical Routing Resources  
Dedicated Routing  
Most Virtex-II signals are routed using the global routing  
resources, which are located in horizontal and vertical rout-  
ing channels between each switch matrix.  
In addition to the global and local routing resources, dedi-  
cated signals are available.  
There are eight global clock nets per quadrant (see  
Global Clock Multiplexer Buffers).  
As shown in Figure 49, Virtex-II has fully buffered program-  
mable interconnections, with a number of resources  
counted between any two adjacent switch matrix rows or  
columns. Fanout has minimal impact on the performance of  
each net.  
Horizontal routing resources are provided for on-chip  
3-state busses. Four partitionable bus lines are  
provided per CLB row, permitting multiple busses  
within a row. (See 3-State Buffers.)  
Two dedicated carry-chain resources per slice column  
(two per CLB column) propagate carry-chain MUXCY  
output signals vertically to the adjacent slice. (See  
CLB/Slice Configurations.)  
The long lines are bidirectional wires that distribute  
signals across the device. Vertical and horizontal long  
lines span the full height and width of the device.  
The hex lines route signals to every third or sixth block  
away in all four directions. Organized in a staggered  
pattern, hex lines can only be driven from one end.  
Hex-line signals can be accessed either at the endpoints  
or at the midpoint (three blocks from the source).  
One dedicated SOP chain per slice row (two per CLB  
row) propagate ORCY output logic signals horizontally  
to the adjacent slice. (See Sum of Products.)  
One dedicated shift-chain per CLB connects the output  
of LUTs in shift-register mode to the input of the next  
LUT in shift-register mode (vertically) inside the CLB.  
(See Shift Registers, page 16.)  
The double lines route signals to every first or second  
block away in all four directions. Organized in a  
staggered pattern, double lines can be driven only at  
24 Horizontal Long Lines  
24 Vertical Long Lines  
120 Horizontal Hex Lines  
120 Vertical Hex Lines  
40 Horizontal Double Lines  
40 Vertical Double Lines  
16 Direct Connections  
(total in all four directions)  
8 Fast Connects  
Figure 49: Hierarchical Routing Resources  
DS031-2 (v4.0) April 7, 2014  
Product Specification  
www.xilinx.com  
Module 2 of 4  
33  
 
 复制成功!