欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC2V1000-4FG456C 参数 Datasheet PDF下载

XC2V1000-4FG456C图片预览
型号: XC2V1000-4FG456C
PDF下载: 下载PDF文件 查看货源
内容描述: 的Virtex -II FPGA平台:完整的数据表 [Virtex-II Platform FPGAs: Complete Data Sheet]
分类和应用: 可编程逻辑时钟
文件页数/大小: 311 页 / 1765 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC2V1000-4FG456C的Datasheet PDF文件第1页浏览型号XC2V1000-4FG456C的Datasheet PDF文件第2页浏览型号XC2V1000-4FG456C的Datasheet PDF文件第3页浏览型号XC2V1000-4FG456C的Datasheet PDF文件第4页浏览型号XC2V1000-4FG456C的Datasheet PDF文件第6页浏览型号XC2V1000-4FG456C的Datasheet PDF文件第7页浏览型号XC2V1000-4FG456C的Datasheet PDF文件第8页浏览型号XC2V1000-4FG456C的Datasheet PDF文件第9页  
R
Virtex™-II Platform FPGAs: Introduction and Overview  
GTL and GTLP  
A multiplier block is associated with each SelectRAM mem-  
ory block. The multiplier block is a dedicated 18 x 18-bit  
multiplier and is optimized for operations based on the block  
SelectRAM content on one port. The 18 x 18 multiplier can  
be used independently of the block SelectRAM resource.  
Read/multiply/accumulate operations and DSP filter struc-  
tures are extremely efficient.  
HSTL (Class I, II, III, and IV)  
SSTL (3.3V and 2.5V, Class I and II)  
AGP-2X  
The digitally controlled impedance (DCI) I/O feature auto-  
matically provides on-chip termination for each I/O element.  
Both the SelectRAM memory and the multiplier resource  
are connected to four switch matrices to access the general  
routing resources.  
The IOB elements also support the following differential sig-  
naling I/O standards:  
LVDS  
Global Clocking  
BLVDS (Bus LVDS)  
ULVDS  
The DCM and global clock multiplexer buffers provide a  
complete solution for designing high-speed clocking  
schemes.  
LDT  
LVPECL  
Up to 12 DCM blocks are available. To generate de-skewed  
internal or external clocks, each DCM can be used to elimi-  
nate clock distribution delay. The DCM also provides 90-,  
180-, and 270-degree phase-shifted versions of its output  
clocks. Fine-grained phase shifting offers high-resolution  
phase adjustments in increments of 1/256 of the clock  
period. Very flexible frequency synthesis provides a clock  
output frequency equal to any M/D ratio of the input clock  
frequency, where M and D are two integers. For the exact  
timing parameters, see Virtex-II Electrical Characteris-  
tics.  
Two adjacent pads are used for each differential pair. Two or  
four IOB blocks connect to one switch matrix to access the  
routing resources.  
Configurable Logic Blocks (CLBs)  
CLB resources include four slices and two 3-state buffers.  
Each slice is equivalent and contains:  
Two function generators (F & G)  
Two storage elements  
Arithmetic logic gates  
Virtex-II devices have 16 global clock MUX buffers, with up  
to eight clock nets per quadrant. Each global clock MUX  
buffer can select one of the two clock inputs and switch  
glitch-free from one clock to the other. Each DCM block is  
able to drive up to four of the 16 global clock MUX buffers.  
Large multiplexers  
Wide function capability  
Fast carry look-ahead chain  
Horizontal cascade chain (OR gate)  
The function generators F & G are configurable as 4-input  
look-up tables (LUTs), as 16-bit shift registers, or as 16-bit  
distributed SelectRAM memory.  
Routing Resources  
The IOB, CLB, block SelectRAM, multiplier, and DCM ele-  
ments all use the same interconnect scheme and the same  
access to the global routing matrix. Timing models are  
shared, greatly improving the predictability of the perfor-  
mance of high-speed designs.  
In addition, the two storage elements are either edge-trig-  
gered D-type flip-flops or level-sensitive latches.  
Each CLB has internal fast interconnect and connects to a  
switch matrix to access general routing resources.  
There are a total of 16 global clock lines, with eight available  
per quadrant. In addition, 24 vertical and horizontal long  
lines per row or column as well as massive secondary and  
local routing resources provide fast interconnect. Virtex-II  
buffered interconnects are relatively unaffected by net  
fanout and the interconnect layout is designed to minimize  
crosstalk.  
Block SelectRAM Memory  
The block SelectRAM memory resources are 18 Kb of  
dual-port RAM, programmable from 16K x 1 bit to 512 x 36  
bits, in various depth and width configurations. Each port is  
totally synchronous and independent, offering three  
"read-during-write" modes. Block SelectRAM memory is  
cascadable to implement large embedded storage blocks.  
Supported memory configurations for dual-port and sin-  
gle-port modes are shown in Table 3.  
Horizontal and vertical routing resources for each row or  
column include:  
24 long lines  
120 hex lines  
40 double lines  
16 direct connect lines (total in all four directions)  
Table 3: Dual-Port And Single-Port Configurations  
16K x 1 bit  
8K x 2 bits  
4K x 4 bits  
2K x 9 bits  
1K x 18 bits  
512 x 36 bits  
DS031-1 (v2.0) August 1, 2003  
Product Specification  
www.xilinx.com  
1-800-255-7778  
Module 1 of 4  
4
 复制成功!