欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC2S400E-6FG456C 参数 Datasheet PDF下载

XC2S400E-6FG456C图片预览
型号: XC2S400E-6FG456C
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- IIE FPGA [Spartan-IIE FPGA]
分类和应用:
文件页数/大小: 108 页 / 5063 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC2S400E-6FG456C的Datasheet PDF文件第44页浏览型号XC2S400E-6FG456C的Datasheet PDF文件第45页浏览型号XC2S400E-6FG456C的Datasheet PDF文件第46页浏览型号XC2S400E-6FG456C的Datasheet PDF文件第47页浏览型号XC2S400E-6FG456C的Datasheet PDF文件第49页浏览型号XC2S400E-6FG456C的Datasheet PDF文件第50页浏览型号XC2S400E-6FG456C的Datasheet PDF文件第51页浏览型号XC2S400E-6FG456C的Datasheet PDF文件第52页  
R
Spartan-IIE FPGA Family: DC and Switching Characteristics  
TBUF Switching Characteristics  
Speed Grade  
-7  
-6  
Symbol  
TIO  
Description  
Max  
0
Max  
0
Units  
ns  
IN input to OUT output  
TOFF  
TON  
TRI input to OUT output high impedance  
TRI input to valid data on OUT output  
0.1  
0.1  
0.11  
0.11  
ns  
ns  
JTAG Test Access Port Switching Characteristics  
Speed Grade  
-7  
-6  
Symbol  
Description  
Min  
Max  
Min  
Max  
Units  
Setup/Hold Times with Respect to TCK  
TTAPTCK / TTCKTAP TMS and TDI setup times and hold times  
Sequential Delays  
4.0 / 2.0  
-
4.0 / 2.0  
-
ns  
TTCKTDO  
Output delay from clock TCK to output TDO  
TCK clock frequency  
-
-
11.0  
33  
-
-
11.0  
33  
ns  
MHz  
FTCK  
Configuration Switching Characteristics  
(1)  
V
T
POR  
CC  
PROGRAM  
INIT  
T
PL  
T
ICCK  
Valid  
CCLK Output or Input  
M0, M1, M2  
(Required)  
DS001_12_102301  
.
All Devices  
Symbol  
TPOR  
Description  
Min  
Max  
2
Units  
ms  
Power-on reset  
Program latency  
-
-
TPL  
100  
4
μs  
TICCK  
CCLK output delay (Master serial  
mode only)  
0.5  
μs  
TPROGRAM Program pulse width  
300  
-
ns  
Notes:  
1. Before configuration can begin, VCCINT and VCCO Bank 2 must reach the recommended operating voltage.  
Figure 23: Configuration Timing on Power-Up  
48  
www.xilinx.com  
DS077-3 (v2.3) June 18, 2008  
Product Specification  
 复制成功!