欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8580_07_12 参数 Datasheet PDF下载

WM8580_07_12图片预览
型号: WM8580_07_12
PDF下载: 下载PDF文件 查看货源
内容描述: 多通道编解码器S / PDIF收发器 [Multichannel CODEC with S/PDIF Transceiver]
分类和应用: 解码器编解码器光电二极管
文件页数/大小: 97 页 / 1142 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8580_07_12的Datasheet PDF文件第70页浏览型号WM8580_07_12的Datasheet PDF文件第71页浏览型号WM8580_07_12的Datasheet PDF文件第72页浏览型号WM8580_07_12的Datasheet PDF文件第73页浏览型号WM8580_07_12的Datasheet PDF文件第75页浏览型号WM8580_07_12的Datasheet PDF文件第76页浏览型号WM8580_07_12的Datasheet PDF文件第77页浏览型号WM8580_07_12的Datasheet PDF文件第78页  
WM8580  
Production Data  
DESCRIPTION  
MUTE  
0
1
Normal Operation  
Mute DAC channels  
Floating  
MUTE is an output to indicate when Zero Detection occurs on all DACs  
(ZFLAG).  
H = detected, L = not detected.  
Table 74 MUTE Pin Control Options  
PRIMARY AUDIO INTERFACE (TX) MASTER MODE CONTROL  
In Hardware Control Mode, the SDIN pin is used to enable the master mode function on the Primary  
Audio Interface transmitter. This has the same operation as the PAIFTX_MS register bit. The  
PAIFTX_RATE default settings of 256fs, and 64 BCLKs/LRCLK for BCLKSEL, are used in Hardware  
Control Mode. See section headed “DIGITAL AUDIO INTERFACES” for more information on master  
mode operation.  
SDIN  
AUDIO INTERFACE (TX)  
0
1
Slave  
Master  
Table 75 Audio Interface (Transmitter) Master Mode Hardware Mode Control  
S/PDIF ERROR HANDLING  
Should the incoming S/PDIF sub-frame contain a parity error or a bi-phase encoding error, it is  
assumed the sub-frame has become corrupted. Similarly, if VALIDITY is detected as 1, it is assumed  
the data within the S/PDIF frame is invalid. Under these conditions, the S/PDIF Receiver repeats the  
last valid sample in place of the corrupted/invalid samples. (Note: For the S/PDIF receiver to S/PDIF  
transmitter path, only VALIDITY errors will cause data to be overwritten – parity and bi-phase errors  
have will not cause data to be overwritten).  
POWERDOWN CONTROL  
In Software Control Mode, the chip is powered-down by default. In Hardware Control Mode, the chip  
is powered-up by default but can be powered down by setting the ALLPD(MFP7) input high. (Note  
that in Software Control Mode, this pin takes the function of SAIF_LRCLK or GPO7).  
ALLPD (MFP7)  
0
1
Powerup  
Powerdown  
Table 76 Hardware Mode Powerdown Control  
PD Rev 4.3 August 2007  
74  
w
 复制成功!