欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8326GEFL/RV 参数 Datasheet PDF下载

WM8326GEFL/RV图片预览
型号: WM8326GEFL/RV
PDF下载: 下载PDF文件 查看货源
内容描述: 处理器电源管理子系统 [Processor Power Management Subsystem]
分类和应用:
文件页数/大小: 255 页 / 1340 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8326GEFL/RV的Datasheet PDF文件第127页浏览型号WM8326GEFL/RV的Datasheet PDF文件第128页浏览型号WM8326GEFL/RV的Datasheet PDF文件第129页浏览型号WM8326GEFL/RV的Datasheet PDF文件第130页浏览型号WM8326GEFL/RV的Datasheet PDF文件第132页浏览型号WM8326GEFL/RV的Datasheet PDF文件第133页浏览型号WM8326GEFL/RV的Datasheet PDF文件第134页浏览型号WM8326GEFL/RV的Datasheet PDF文件第135页  
Production Data  
WM8326  
24.2 HARDWARE RESET  
A Hardware Reset is triggered when an external source pulls the R¯¯E¯S¯E¯T¯ pin low. Under this  
condition, the WM8326 transitions to the OFF state. The contents of the Register map are cleared to  
default values, except for the RTC and software scratch registers, which are maintained. The  
WM8326 will then automatically schedule an ON state transition to resume normal operation.  
If the external source continues to pull the R¯¯E¯S¯E¯T¯ pin low, then the WM8326 cannot fully complete  
the ON state transition following the Hardware Reset. In this case, the WM8326 will mask the external  
reset for up to 32 seconds. If the R¯¯E¯S¯E¯T¯ pin is released (ie. it returns to logic ‘1’) during this time,  
then the ON state transition is completed and the Hardware Reset input is valid again from this point.  
If the R¯¯E¯S¯E¯T¯ pin is not released, then the WM8326 will force an OFF condition on expiry of the 32  
seconds timeout. Recovery from this forced OFF condition cannot occur until the external reset  
condition is de-asserted, followed by a valid ON event. If an ON event occurs before the external  
reset is de-asserted, then start-up will be attempted, but the transition will be unsuccessful, causing a  
return to the OFF state.  
It is possible to mask the R¯¯E¯S¯E¯T¯ pin input in the SLEEP state by setting the RST_SLP_MSK register  
bit as described in Section 11.7.  
24.3 SOFTWARE RESET  
A Software Reset is triggered by writing to Register 0000h, as described in Section 12.5. In this event,  
the WM8326 asserts the R¯¯E¯S¯E¯T¯ pin and transitions to the OFF state. If the Reset occurred in the ON  
state, then the WM8326 will automatically return to the ON state following the Reset.  
The SWRST_DLY register field determines whether a time delay is applied between the Software  
Reset command and the resultant shutdown and start-up sequences. When the SWRST_DLY bit is  
set, the programmable time delay PWRSTATE_DLY is applied before commencing the shutdown  
sequence.  
The timing of the Software Reset is illustrated in Figure 25. See Section 11.3 for a definition of the  
PWRSTATE_DLY register.  
The SW_RESET_CFG register field determines if the Register Map is reset under a Software Reset  
condition.  
Note that the SW_RESET_CFG control register is locked by the WM8326 User Key. This register can  
only be changed by writing the appropriate code to the Security register, as described in Section 12.4.  
ADDRESS  
BIT  
LABEL  
DEFAULT  
DESCRIPTION  
Software Reset Delay  
R16387  
(4003h)  
SWRST_DLY  
9
0
0 = No delay  
Power State  
1 = Software Reset is delayed by  
PWRSTATE_DLY following the Software  
Reset command  
R16390  
(4006h)  
SW_RESET_C  
FG  
Software Reset Configuration.  
10  
1
Selects whether the register map is reset to  
default values when Software Reset occurs.  
Reset  
Control  
0 = All registers except RTC and Software  
Scratch registers are reset by Software  
Reset  
1 = Register Map is not affected by Software  
Reset  
Protected by user key  
Table 77 Software Reset Configuration  
PD, June 2012, Rev 4.0  
131  
w
 复制成功!