WM8196
Production Data
Test Conditions
AVDD = DVDD1 = 5.0V, DVDD2 = 3.3V, AGND = DGND = 0V, TA = 25°C, MCLK = 24MHz unless otherwise stated.
PARAMETER
SYMBOL
TEST
MIN
TYP
MAX
UNIT
CONDITIONS
Programmable Gain Amplifier
Resolution
Gain
8
208
bits
V/V
283 − PGA[7 : 0]
Max gain, each channel
Min gain, each channel
Gain error, each channel
Analogue to Digital Converter
Resolution
GMAX
GMIN
7.4
0.74
1
V/V
V/V
%
16
12
3
Bits
MSPS
V
Speed
Full-scale input range
(2*(VRT-VRB))
DIGITAL SPECIFICATIONS
Digital Inputs
High level input voltage
Low level input voltage
High level input current
Low level input current
Input capacitance
VIH
VIL
IIH
0.8 ∗ DVDD2
V
0.2 ∗ DVDD2
V
1
1
µA
µA
pF
IIL
CI
5
Digital Outputs
High level output voltage
Low level output voltage
High impedance output current
Digital IO Pins
VOH
VOL
IOZ
IOH = 1mA
IOL = 1mA
DVDD2 - 0.5
V
V
0.5
1
µA
Applied high level input voltage
Applied low level input voltage
High level output voltage
Low level output voltage
Low level input current
High level input current
Input capacitance
VIH
VIL
VOH
VOL
IIL
0.8 ∗ DVDD2
V
V
0.2 ∗ DVDD2
IOH = 1mA
IOL = 1mA
DVDD2 - 0.5
V
0.5
1
V
µA
µA
pF
µA
IIH
1
CI
5
High impedance output current
Supply Currents
IOZ
1
Total supply current − active
(Three channel mode)
Total supply current − active
(Single channel mode)
60
45
mA
mA
MCLK = 24MHz
LINEBYLINE = 1
MCLK = 24MHz
Total analogue supply current −
IAVDD
IAVDD
56
41
mA
mA
MCLK = 24MHz
active (Three channel mode)
Total analogue supply current −
active (One channel mode)
LINEBYLINE = 1
MCLK = 24MHz
Digital core supply current,
DVDD1 − active (Note1)
Digital I/O supply current,
DVDD2 − active (Note1)
Supply current − full power down
mode
3
1
mA
mA
µA
MCLK = 24MHz
MCLK = 24MHz
300
PD Rev 4.3 March 2007
7
w