欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM2613CDT 参数 Datasheet PDF下载

WM2613CDT图片预览
型号: WM2613CDT
PDF下载: 下载PDF文件 查看货源
内容描述: 字节宽并行输入, 12位电压输出DAC [Byte-wide Parallel Input, 12-bit Voltage Output DAC]
分类和应用:
文件页数/大小: 11 页 / 138 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM2613CDT的Datasheet PDF文件第3页浏览型号WM2613CDT的Datasheet PDF文件第4页浏览型号WM2613CDT的Datasheet PDF文件第5页浏览型号WM2613CDT的Datasheet PDF文件第6页浏览型号WM2613CDT的Datasheet PDF文件第7页浏览型号WM2613CDT的Datasheet PDF文件第8页浏览型号WM2613CDT的Datasheet PDF文件第10页浏览型号WM2613CDT的Datasheet PDF文件第11页  
Production Data  
WM2613  
PARALLEL INTERFACE  
The device latches data on the positive edge of NWE. It must be enabled with NCS low. Whether the  
data is written to one of the DAC holding latches (MSW, LSW) or the control register, depends on the  
address bits A1 and A0. NLDAC low updates the DAC with the value in the holding latch, see Figure 7.  
NLDAC is an asynchronous input and can be held low, if a synchronous update is not necessary.  
Alternatively, the RLDAC bit of the control register can be used to synchonously update the DAC latch via  
software control, see Figure 8.  
X
MSW  
0
X
LSW  
1
X
X
D[0-7]  
A[0-1]  
NCS  
X
NWE  
NLDAC  
Figure 7 Example of a Complete Write Cycle Using NLDAC to Update the DAC  
X
MSW  
0
X
LSW  
1
X
Control  
3
X
X
D[0-7]  
A[0-1]  
NCS  
X
X
X
NWE  
NLDAC  
Figure 8 Example of a Complete Write Cycle Using the Control Word to Update the DAC. If NLDAC is held low as shown  
in Figure 8, latch will be transparent. This assumes that the RLDAC control register bit is low at the start and is written high on  
the final write.  
WOLFSON MICROELECTRONICS LTD  
Production Data Rev 1.0 June 1999  
9