VG36644041DT / VG36648041DT / VG36641641DT
CMOS Synchronous Dynamic RAM
VIS
Random Row Read (Interleaving Banks) (1 of 2)
Burst Length=8, CAS Latency=2
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE
t
CK2
High
CS
RAS
CAS
WE
*BS0
A10
ADD
t
t
t
AC2
RP
RCD
DQM
Hi-Z
QBb1
QBb0
QBa0
QBa5 QBa6 QBa7
QAa0
QAa1 QAa2
Active
DQ
QBa4
QBa1 QBa2
QAa3 QAa4
QAa6 QAa7
Read
QBa3
QAa5
Activate
Command
Bank B
Read
Command
Bank B
Precharge
Command
Bank B
Activate
Command
Bank A
Command
Bank B
Command
Bank B
Read
Command
Bank A
* BS1=”L”, Bank C,D = Idle
Document :1G5-0177
Rev.2
Page46