欢迎访问ic37.com |
会员登录 免费注册
发布采购

VSC8151QV 参数 Datasheet PDF下载

VSC8151QV图片预览
型号: VSC8151QV
PDF下载: 下载PDF文件 查看货源
内容描述: 2.488Gb / s的SONET / SDH STS - 48 / STM- 16科终结者 [2.488Gb/s SONET/SDH STS-48/STM-16 Section Terminator]
分类和应用: ATM集成电路SONET集成电路SDH集成电路电信集成电路电信电路异步传输模式
文件页数/大小: 30 页 / 473 K
品牌: VITESSE [ VITESSE SEMICONDUCTOR CORPORATION ]
 浏览型号VSC8151QV的Datasheet PDF文件第1页浏览型号VSC8151QV的Datasheet PDF文件第2页浏览型号VSC8151QV的Datasheet PDF文件第3页浏览型号VSC8151QV的Datasheet PDF文件第4页浏览型号VSC8151QV的Datasheet PDF文件第6页浏览型号VSC8151QV的Datasheet PDF文件第7页浏览型号VSC8151QV的Datasheet PDF文件第8页浏览型号VSC8151QV的Datasheet PDF文件第9页  
VITESSE  
SEMICONDUCTOR CORPORATION  
Advance Product Information  
2.488Gb/s SONET/SDH  
STS-48/STM-16 Section Terminator  
VSC8151  
If the user chooses to use the CDR as a timing source even during AIS mode, the output of the CDR can be  
connected single ended to both RXSCLKIN and TXSCLKIN, or a multi-drop connection can be made differen-  
tially.  
Figure 4: VSC8151 using CDR as Transmit Timing Source  
SEF/LOF ALARMS  
RXSIN+/-  
2.488Gb/s Data  
622Mb/s Data  
155MB/s Data  
Received  
Data  
Demux &  
Monitor  
Logic  
2.488GHz Clock  
622MHz Clock  
155MHz Clock  
Clock and  
Data Recovery  
AIS State  
Machine  
RXSCLKIN+/-  
VSC8122  
AIS Insert  
Mux &  
Frame  
Assembly  
Logic  
TXSOUT+/-  
TXSCLKIN+/-  
Modify  
Logic  
2.488GHz Clock  
622MHz Clock  
155MHz Clock  
TXSCLKOUT+/-  
AIS Reference  
78 MHz  
AIS Reference  
155/78 MHz  
CMU  
Reference  
Generator  
SONET/SDH Monitoring Circuitry Overview  
The monitoring circuitry provides SONET/SDH compliant framing and framing alarms, as well as detect-  
ing B1 and B2 parity errors and transport overhead byte output.  
Framing  
The frame acquisition algorithm determines the in-frame/out-of-frame status of the receiver. Out-of-frame  
is defined as a state where the frame boundaries of the received SONET/SDH signal are unknown, i.e. after sys-  
tem reset or if for some reason the receiver looses synchronization, e.g. due to ‘bit slips’. In-frame is defined as  
a state where the frame boundaries are known.  
The receiver monitors the frame synchronization by checking for the presence of a portion of the A1/A2  
framing pattern every 125uS. If one or more bit errors are detected in the expected A1/A2 framing pattern out-  
put RXFRERR (active high) will be asserted (See Figure 5). If framing pattern errors are detected for four con-  
secutive frames a Severely Errored Frame (SEF) alarm will be asserted on output RXSEF (active high) (R5-  
223).  
G52225-0, Rev. 2.9  
VITESSE SEMICONDUCTOR CORPORATION  
Page 5  
12/1/99  
741 Calle Plano, Camarillo, CA 93012 • 805/388-3700 • FAX: 805/987-5896  
 复制成功!