欢迎访问ic37.com |
会员登录 免费注册
发布采购

TPS54610PWP 参数 Datasheet PDF下载

TPS54610PWP图片预览
型号: TPS54610PWP
PDF下载: 下载PDF文件 查看货源
内容描述: 3 V至6 V的输入, 6 -A输出,带集成FET的同步降压型PWM SWITCHER [3-V TO 6-V INPUT, 6-A OUTPUT SYNCHRONOUS BUCK PWM SWITCHER WITH INTEGRATED FETs]
分类和应用: 输出元件输入元件
文件页数/大小: 16 页 / 290 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TPS54610PWP的Datasheet PDF文件第1页浏览型号TPS54610PWP的Datasheet PDF文件第2页浏览型号TPS54610PWP的Datasheet PDF文件第3页浏览型号TPS54610PWP的Datasheet PDF文件第4页浏览型号TPS54610PWP的Datasheet PDF文件第6页浏览型号TPS54610PWP的Datasheet PDF文件第7页浏览型号TPS54610PWP的Datasheet PDF文件第8页浏览型号TPS54610PWP的Datasheet PDF文件第9页  
www.ti.com
TPS54610
SLVS398D − JUNE 2001 − REVISED JULY 2003
PWP PACKAGE
(TOP VIEW)
AGND
VSENSE
COMP
PWRGD
BOOT
PH
PH
PH
PH
PH
PH
PH
PH
PH
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
THERMAL 22
PAD
21
20
19
18
17
16
15
RT
SYNC
SS/ENA
VBIAS
VIN
VIN
VIN
VIN
VIN
PGND
PGND
PGND
PGND
PGND
TERMINAL FUNCTIONS
TERMINAL
NAME
AGND
BOOT
COMP
PGND
NO.
1
5
3
15−19
DESCRIPTION
Analog ground. Return for compensation network/output divider, slow-start capacitor, VBIAS capacitor, RT resistor and
SYNC pin. Connect PowerPAD to AGND.
Bootstrap output. 0.022-µF to 0.1-µF low-ESR capacitor connected from BOOT to PH generates floating drive for the
high-side FET driver.
Error amplifier output. Connect frequency compensation network from COMP to VSENSE
Power ground. High current return for the low-side driver and power MOSFET. Connect PGND with large copper areas
to the input and output supply returns, and negative terminals of the input and output capacitors. A single point connection
to AGND is recommended.
Phase output. Junction of the internal high-side and low-side power MOSFETs, and output inductor.
Power good open drain output. High when VSENSE
90% Vref, otherwise PWRGD is low. Note that output is low when
SS/ENA is low or the internal shutdown signal is active.
Frequency setting resistor input. Connect a resistor from RT to AGND to set the switching frequency. When using the
SYNC pin, set the RT value for a frequency at or slightly lower than the external oscillator frequency.
Slow-start/enable input/output. Dual function pin which provides logic input to enable/disable device operation and
capacitor input to externally set the start-up time.
Synchronization input. Dual function pin which provides logic input to synchronize to an external oscillator or pin select
between two internally set switching frequencies. When used to synchronize to an external signal, a resistor must be
connected to the RT pin.
Internal bias regulator output. Supplies regulated voltage to internal circuitry. Bypass VBIAS pin to AGND pin with a high
quality, low-ESR 0.1-µF to 1.0-µF ceramic capacitor.
Input supply for the power MOSFET switches and internal bias regulator. Bypass VIN pins to PGND pins close to device
package with a high quality, low-ESR 10-µF ceramic capacitor.
Error amplifier inverting input. Connect to output voltage through compensation network/output divider.
PH
PWRGD
RT
SS/ENA
SYNC
6−14
4
28
26
27
VBIAS
VIN
VSENSE
25
20−24
2
5