欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28335ZJZS 参数 Datasheet PDF下载

TMS320F28335ZJZS图片预览
型号: TMS320F28335ZJZS
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置PC时钟
文件页数/大小: 195 页 / 2496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28335ZJZS的Datasheet PDF文件第95页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第96页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第97页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第98页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第100页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第101页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第102页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第103页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
www.ti.com  
SPRS439IJUNE 2007REVISED MARCH 2011  
4.12 Inter-Integrated Circuit (I2C)  
The device contains one I2C Serial Port. Figure 4-17 shows how the I2C peripheral module interfaces  
within the device.  
System Control Block  
C28x CPU  
I2CAENCLK  
SYSCLKOUT  
SYSRS  
Control  
Data[16]  
Data[16]  
SDAA  
SCLA  
I2C-A  
Addr[16]  
I2CINT1A  
I2CINT2A  
GPIO  
MUX  
PIE  
Block  
A. The I2C registers are accessed at the SYSCLKOUT rate. The internal timing and signal waveforms of the I2C port are  
also at the SYSCLKOUT rate.  
B. The clock enable bit (I2CAENCLK) in the PCLKCR0 register turns off the clock to the I2C port for low power  
operation. Upon reset, I2CAENCLK is clear, which indicates the peripheral internal clocks are off.  
Figure 4-17. I2C Peripheral Module Interfaces  
The I2C module has the following features:  
Compliance with the Philips Semiconductors I2C-bus specification (version 2.1):  
Support for 1-bit to 8-bit format transfers  
7-bit and 10-bit addressing modes  
General call  
START byte mode  
Support for multiple master-transmitters and slave-receivers  
Support for multiple slave-transmitters and master-receivers  
Combined master transmit/receive and receive/transmit mode  
Data transfer rate from 10 kbps up to 400 kbps (I2C Fast-mode rate)  
One 16-word receive FIFO and one 16-word transmit FIFO  
One interrupt that can be used by the CPU. This interrupt can be generated as a result of one of the  
following conditions:  
Transmit-data ready  
Receive-data ready  
Register-access ready  
No-acknowledgment received  
Copyright © 2007–2011, Texas Instruments Incorporated  
Peripherals  
99  
Submit Documentation Feedback  
Product Folder Link(s): TMS320F28335 TMS320F28334 TMS320F28332 TMS320F28235 TMS320F28234  
TMS320F28232