欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320VC5402PGER10 参数 Datasheet PDF下载

TMS320VC5402PGER10图片预览
型号: TMS320VC5402PGER10
PDF下载: 下载PDF文件 查看货源
内容描述: 定点数字信号处理器 [FIXED-POINT DIGITAL SIGNAL PROCESSOR]
分类和应用: 数字信号处理器
文件页数/大小: 68 页 / 939 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320VC5402PGER10的Datasheet PDF文件第5页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第6页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第7页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第8页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第10页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第11页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第12页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第13页  
T MS 3 20 VC 54 02  
F IX EDĆPO I NT DI GI TAL SI G NAL P RO C ES S O R  
SPRS079E – OCTOBER 1998 – REVISED AUGUST 2000  
Terminal Functions (Continued)  
TERMINAL  
NAME  
TYPE  
DESCRIPTION  
OSCILLATOR/TIMER SIGNALS  
Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle  
is bounded by rising edges of this signal. CLKOUT also goes into the high-impedance state when OFF is low.  
CLKOUT  
O/Z  
I
Clock mode select signals. These inputs select the mode that the clock generator is initialized to after reset. The  
logic levels of CLKMD1–CLKMD3 are latched when the reset pin is low, and the clock mode register is initialized  
to the selected mode. After reset, the clock mode can be changed through software, but the clock mode select  
signals have no effect until the device is reset again.  
CLKMD1  
CLKMD2  
CLKMD3  
Oscillator input. This is the input to the on-chip oscillator.  
X2/CLKIN  
X1  
I
If the internal oscillator is not used, X2/CLKIN functions as the clock input, and can be driven by an external clock  
source.  
Output pin from the internal oscillator for the crystal.  
O
If the internal oscillator is not used, X1 should be left unconnected. X1 does not go into the high-impedance state  
when OFF is low.  
Timer0 output. TOUT0 signals a pulse when the on-chip timer 0 counts down past zero. The pulse is a CLKOUT  
cycle wide. TOUT0 also goes into the high-impedance state when OFF is low.  
TOUT0  
TOUT1  
O/Z  
O/Z  
Timer1 output. TOUT1 signals a pulse when the on-chip timer1 counts down past zero. The pulse is one  
CLKOUT cycle wide. The TOUT1 output is multiplexed with the HINT pin of the HPI and is only available when  
the HPI is disabled. TOUT1 also goes into the high-impedance state when OFF is low.  
MULTICHANNEL BUFFERED SERIAL PORT SIGNALS  
BCLKR0  
BCLKR1  
Receive clock input. BCLKR can be configured as an input or an output; it is configured as an input following  
reset. BCLKR serves as the serial shift clock for the buffered serial port receiver.  
I/O/Z  
I
BDR0  
BDR1  
Serial data receive input  
BFSR0  
BFSR1  
Frame synchronization pulse for receive input. BFSR can be configured as an input or an output; it is configured  
as an input following reset. The BFSR pulse initiates the receive data process over BDR.  
I/O/Z  
Transmit clock. BCLKX serves as the serial shift clock for the McBSP transmitter. BCLKX can be configured as  
an input or an output; it is configured as an input following reset. BCLKX enters the high-impedance state when  
OFF goes low.  
BCLKX0  
BCLKX1  
I/O/Z  
O/Z  
BDX0  
BDX1  
Serial data transmit output. BDX is placed in the high-impedance state when not transmitting, when RS is  
asserted, or when OFF is low.  
Frame synchronization pulse for transmit input/output. The BFSX pulse initiates the transmit data process. BFSX  
can be configured as an input or an output; it is configured as an input following reset. BFSX goes into the  
high-impedance state when OFF is low.  
BFSX0  
BFSX1  
I/O/Z  
MISCELLANEOUS SIGNAL  
No connection  
NC  
HOST-PORT INTERFACE SIGNALS  
Parallel bidirectional data bus. The HPI data bus is used by a host device bus to exchange information with the  
HPI registers. These pins can also be used as general-purpose I/O pins. HD0–HD7 is placed in the  
high-impedance state when not outputting data or when OFF is low. The HPI data bus includes bus holders to  
reduce the static power dissipation caused by floating, unused pins. When the HPI data bus is not being driven  
by the ’5402, the bus holders keep the pins at the previous logic level. The HPI data bus holders are disabled  
at reset and can be enabled/disabled via the HBH bit of the BSCR.  
HD0–HD7  
I/O/Z  
HCNTL0  
HCNTL1  
Control. HCNTL0 and HCNTL1 select a host access to one of the three HPI registers. The control inputs have  
internal pullup resistors that are only enabled when HPIENA = 0.  
I
I = input, O = output, Z = high impedance, S = supply  
All revisions of the ’5402 can be operated with an external clock source, provided that the proper voltage levels be driven on the X2/CLKIN  
pin. It should be noted that the X2/CLKIN pin is referenced to the device 1.8V power supply (CV ), rather than the 3V I/O supply (DV ).  
DD  
DD  
Refer to the recommended operating conditions section of this document for the allowable voltage levels of the X2/CLKIN pin.  
9
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251–1443  
 复制成功!