欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320VC5407 参数 Datasheet PDF下载

TMS320VC5407图片预览
型号: TMS320VC5407
PDF下载: 下载PDF文件 查看货源
内容描述: 定点数字信号处理器 [Fixed-Point Digital Signal Processors]
分类和应用: 数字信号处理器
文件页数/大小: 110 页 / 1351 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320VC5407的Datasheet PDF文件第26页浏览型号TMS320VC5407的Datasheet PDF文件第27页浏览型号TMS320VC5407的Datasheet PDF文件第28页浏览型号TMS320VC5407的Datasheet PDF文件第29页浏览型号TMS320VC5407的Datasheet PDF文件第31页浏览型号TMS320VC5407的Datasheet PDF文件第32页浏览型号TMS320VC5407的Datasheet PDF文件第33页浏览型号TMS320VC5407的Datasheet PDF文件第34页  
Functional Overview  
3.6 On-Chip Peripherals  
The 5407/5404 device has the following peripherals:  
Software-programmable wait-state generator  
Programmable bank-switching  
A host-port interface (HPI8/16)  
Three multichannel buffered serial ports (McBSPs)  
Two hardware timers  
A clock generator with a multiple phase-locked loop (PLL)  
Enhanced external parallel interface (XIO2)  
A DMA controller (DMA)  
A UART with an integrated baud rate generator  
3.6.1 Software-Programmable Wait-State Generator  
The software wait-state generator of the 5407/5404 can extend external bus cycles by up to fourteen machine  
cycles. Devices that require more than fourteen wait states can be interfaced using the hardware READY line.  
When all external accesses are configured for zero wait states, the internal clocks to the wait-state generator  
are automatically disabled. Disabling the wait-state generator clocks reduces the power consumption of  
the 5407/5404.  
The software wait-state register (SWWSR) controls the operation of the wait-state generator. The 14 LSBs  
of the SWWSR specify the number of wait states (0 to 7) to be inserted for external memory accesses to five  
separate address ranges. This allows a different number of wait states for each of the five address ranges.  
Additionally, the software wait-state multiplier (SWSM) bit of the software wait-state control register (SWCR)  
defines a multiplication factor of 1 or 2 for the number of wait states. At reset, the wait-state generator is  
initialized to provide seven wait states on all external memory accesses. The SWWSR bit fields are shown  
in Figure 37 and described in Table 33.  
15  
14  
12  
11  
9
8
XPA  
I/O  
DATA  
DATA  
R/W-0  
R/W-111  
R/W-111  
6
5
3
2
0
DATA  
PROGRAM  
R/W-111  
PROGRAM  
R/W-111  
R/W-111  
LEGEND: R = Read, W = Write, n = value after reset  
Figure 37. Software Wait-State Register (SWWSR) [Memory-Mapped Register (MMR) Address 0028h]  
30  
SPRS007D  
November 2001 Revised April 2004  
 
 复制成功!