欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320VC5420ZGU200 参数 Datasheet PDF下载

TMS320VC5420ZGU200图片预览
型号: TMS320VC5420ZGU200
PDF下载: 下载PDF文件 查看货源
内容描述: 定点数字信号处理器 [FIXED-POINT DIGITAL SIGNAL PROCESSOR]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器时钟
文件页数/大小: 82 页 / 1124 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320VC5420ZGU200的Datasheet PDF文件第9页浏览型号TMS320VC5420ZGU200的Datasheet PDF文件第10页浏览型号TMS320VC5420ZGU200的Datasheet PDF文件第11页浏览型号TMS320VC5420ZGU200的Datasheet PDF文件第12页浏览型号TMS320VC5420ZGU200的Datasheet PDF文件第14页浏览型号TMS320VC5420ZGU200的Datasheet PDF文件第15页浏览型号TMS320VC5420ZGU200的Datasheet PDF文件第16页浏览型号TMS320VC5420ZGU200的Datasheet PDF文件第17页  
ꢀ ꢁꢂ ꢃ ꢄꢅ ꢆꢇ ꢈꢉ ꢄꢅ  
ꢊ ꢋꢌ ꢍꢎꢏꢐꢑ ꢋ ꢒꢀ ꢎꢋ ꢓꢋ ꢀꢔꢕ ꢂꢋ ꢓ ꢒꢔꢕ ꢐꢖ ꢑ ꢇꢍ ꢂ ꢂꢑ ꢖ  
SPRS080F − MARCH 1999 − REVISED OCTOBER 2008  
Signal Descriptions (Continued)  
NAME  
TYPE  
DESCRIPTION  
MULTICHANNEL BUFFERED SERIAL PORT 0, 1, AND 2 SIGNALS  
‡§  
‡§  
‡§  
‡§  
‡§  
‡§  
A_BCLKR0  
B_BCLKR0  
A_BCLKR1  
B_BCLKR1  
A_BCLKR2  
B_BCLKR2  
Receive clocks. BCLKR serves as the serial shift clock for the buffered serial-port receiver. Input from an external  
clock source for clocking data into the McBSP. When not being used as a clock, these pins can be used as  
general-purpose I/O by setting RIOEN = 1.  
I/O/Z  
I/O/Z  
I
BCLKR can be configured as an output by the way of the CLKRM bit in the PCR register.  
‡§  
‡§  
‡§  
‡§  
‡§  
‡§  
A_BCLKX0  
B_BCLKX0  
A_BCLKX1  
B_BCLKX1  
A_BCLKX2  
B_BCLKX2  
Transmit clocks. Clock signal used to clock data from the transmit register. This pin can also be configured as  
an input by setting the CLKXM = 0 in the PCR register. BCLKX can be sampled as an input by way of the IN1  
bit in the SPC register. When not being used as a clock, these pins can be used as general-purpose I/O by setting  
XIOEN = 1.  
These pins are placed into the high-impedance state when OFF is low.  
A_BDR0  
B_BDR0  
A_BDR1  
B_BDR1  
A_BDR2  
B_BDR2  
Buffered serial data receive (input) pin. When not being used as data-receive pins, these pins can be used as  
general-purpose I/O by setting RIOEN = 1.  
A_BDX0  
B_BDX0  
A_BDX1  
B_BDX1  
A_BDX2  
B_BDX2  
Buffered serial-port transmit (output) pin. When not being used as data-transmit pins, these pins can be used as  
general-purpose I/O by setting XIOEN = 1. These pins are placed into the high-impedance state when OFF is  
low.  
O/Z  
I/O/Z  
I/O/Z  
A_BFSR0  
B_BFSR0  
A_BFSR1  
B_BFSR1  
A_BFSR2  
B_BFSR2  
Frame synchronization pin for buffered serial-port input data. The BFSR pulse initiates the receive-data process  
over BDR pin. When not being used as data-receive synchronization pins, these pins can be used as  
general-purpose I/O by setting RIOEN = 1.  
A_BFSX0  
B_BFSX0  
A_BFSX1  
B_BFSX1  
A_BFSX2  
B_BFSX2  
Buffered serial-port frame synchronization pin for transmitting data. The BFSX pulse initiates the transmit-data  
process over BDX pin. If RS is asserted when BFSX is configured as output, then BFSX is turned into input mode  
by the reset operation. When not being used as data-transmit synchronization pins, these pins can be used as  
general-purpose I/O by setting XIOEN = 1. These pins are placed into the high-impedance state when OFF is  
low.  
§
#
||  
I = Input, O = Output, S = Supply, Z = High Impedance  
This pin has an internal pullup resistor.  
These pins have Schmitt trigger inputs.  
This pin has an internal bus holder controlled by way of the BSCR register in subchip A.  
This pin is used by Texas Instruments for device testing and should be left unconnected.  
This pin has an internal pulldown resistor.  
kAlthough this pin includes an internal pulldown resistor, a 470-external pulldown is required. If the TRST pin is connected to multiple DSPs,  
a buffer is recommended to ensure the V and V specifications are met.  
IL  
IH  
13  
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443