欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320VC5407PGER 参数 Datasheet PDF下载

TMS320VC5407PGER图片预览
型号: TMS320VC5407PGER
PDF下载: 下载PDF文件 查看货源
内容描述: [IC,DSP,16-BIT,QFP,144PIN,PLASTIC]
分类和应用:
文件页数/大小: 107 页 / 1364 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320VC5407PGER的Datasheet PDF文件第32页浏览型号TMS320VC5407PGER的Datasheet PDF文件第33页浏览型号TMS320VC5407PGER的Datasheet PDF文件第34页浏览型号TMS320VC5407PGER的Datasheet PDF文件第35页浏览型号TMS320VC5407PGER的Datasheet PDF文件第37页浏览型号TMS320VC5407PGER的Datasheet PDF文件第38页浏览型号TMS320VC5407PGER的Datasheet PDF文件第39页浏览型号TMS320VC5407PGER的Datasheet PDF文件第40页  
Functional Overview
15
Reserved
R/W
14
13
XIOEN
R/W
12
RIOEN
R/W
11
FSXM
R/W
10
FSRM
R/W
9
CLKXM
R/W
8
CLKRM
R/W
7
SCLKME
R/W
6
CLKS STAT
R/W
5
DX STAT
R/W
4
DR STAT
R/W
3
FSXP
R/W
2
FSRP
R/W
1
CLKXP
R/W
0
CLKRP
R/W
LEGEND:
R = Read, W = Write
Figure 3–14. Pin Control Register (PCR)
The selection of sample rate input clock is made by the combination of the CLKSM (bit 13 in SRGR2) bit value
and the SCLKME bit value as shown in Table 3–7.
Table 3–7. Sample Rate Input Clock Selection
SCLKME
0
0
1
1
CLKSM
0
1
0
1
SAMPLE RATE CLOCK MODE
Reserved (CLKS pin unavailable)
CPU clock
BCLKR
BCLKX
When the SCLKME bit is cleared to 0, the CLKSM bit is used, as before, to select either the CPU clock or the
CLKS pin (not bonded out on the 5407/5404 device package) as the sample rate input clock. Setting the
SCLKME bit to 1 enables the CLKSM bit to select between the BCLKR pin or BCLKX pin for the sample rate
input clock.
When either the BCLKR or CLKX is configured this way, the output buffer for the selected pin is automatically
disabled. For example, with SCLKME = 1 and CLKSM = 0, the BCLKR pin is configured as the input of the
sample rate generator. Both the transmitter and receiver circuits can be synchronized to the sample rate
generator output by setting the CLKXM and CLKRM bits of the pin configuration register (PCR) to 1. Note that
the sample rate generator output will only be driven on the BCLKX pin since the BCLKR output buffer is
automatically disabled.
The McBSP is fully static and operates at arbitrary low clock frequencies. For maximum operating frequency,
see Section 5.14.
3.9
Hardware Timers
The 5407/5404 device features two 16-bit timing circuits with 4-bit prescalers. The timer counters are
decremented by one every CLKOUT cycle. Each time the counter decrements to 0, a timer interrupt is
generated. The timer can be stopped, restarted, reset, or disabled by specific status bits.
Both timers can be use to generate interrupts to the CPU, however, the second timer (Timer1) has its interrupt
combined with external interrupt 3 (INT3) in the interrupt flag register. Therefore, to use the Timer1 interrupt,
the INT3 input should be disabled (tied high), and to use the INT3 input, the timer should be disabled (placed
in reset).
26
SPRS007B
November 2001 – Revised July 2003