欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320C6678XCYP25 参数 Datasheet PDF下载

TMS320C6678XCYP25图片预览
型号: TMS320C6678XCYP25
PDF下载: 下载PDF文件 查看货源
内容描述: 多核固定和浮点数字信号处理器 [Multicore Fixed and Floating-Point Digital Signal Processor]
分类和应用: 数字信号处理器
文件页数/大小: 242 页 / 2088 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320C6678XCYP25的Datasheet PDF文件第169页浏览型号TMS320C6678XCYP25的Datasheet PDF文件第170页浏览型号TMS320C6678XCYP25的Datasheet PDF文件第171页浏览型号TMS320C6678XCYP25的Datasheet PDF文件第172页浏览型号TMS320C6678XCYP25的Datasheet PDF文件第174页浏览型号TMS320C6678XCYP25的Datasheet PDF文件第175页浏览型号TMS320C6678XCYP25的Datasheet PDF文件第176页浏览型号TMS320C6678XCYP25的Datasheet PDF文件第177页  
TMS320C6678  
Multicore Fixed and Floating-Point Digital Signal Processor  
SPRS691D—April 2013  
www.ti.com  
Table 7-40  
CIC1 Event Inputs (Secondary Interrupts for C66x CorePacs) (Part 2 of 4)  
Input Event# on CIC  
System Interrupt  
Reserved  
Description  
37  
38  
39  
40  
41  
42  
43  
44  
45  
46  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
61  
62  
63  
64  
65  
66  
67  
68  
69  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
EDMA3CC0 CCINT0  
EDMA3CC0 CCINT1  
EDMA3CC0 CCINT2  
EDMA3CC0 CCINT3  
EDMA3CC0 CCINT4  
EDMA3CC0 CCINT5  
EDMA3CC0 CCINT6  
EDMA3CC0 CCINT7  
Reserved  
EDMA3CC0 individual completion interrupt  
EDMA3CC0 individual completion interrupt  
EDMA3CC0 individual completion interrupt  
EDMA3CC0 individual completion interrupt  
EDMA3CC0 individual completion interrupt  
EDMA3CC0 individual completion interrupt  
EDMA3CC0 individual completion interrupt  
EDMA3CC0 individual completion interrupt  
QM_INT_PASS_TXQ_PEND_18  
PCIEXpress_ERR_INT  
PCIEXpress_PM_INT  
PCIEXpress_Legacy_INTA  
PCIEXpress_Legacy_INTB  
PCIEXpress_Legacy_INTC  
PCIEXpress_Legacy_INTD  
SPIINT0  
Queue manager pend event  
Protocol error interrupt  
Power management interrupt  
Legacy interrupt mode  
Legacy interrupt mode  
Legacy interrupt mode  
Legacy interrupt mode  
SPI interrupt0  
SPIINT1  
SPI interrupt1  
SPIXEVT  
Transmit event  
SPIREVT  
Receive event  
I2C interrupt  
I2C receive event  
I2C transmit event  
I2CINT  
I2CREVT  
I2CXEVT  
Reserved  
Reserved  
TETBHFULLINT  
TETB is half full  
TETBFULLINT  
TETB is full  
TETBACQINT  
Acquisition has been completed  
TETBOVFLINT  
Overflow condition occur  
TETBUNFLINT  
Underflow condition occur  
MDIO_LINK_INTR0  
MDIO_LINK_INTR1  
MDIO_USER_INTR0  
MDIO_USER_INTR1  
MISC_INTR  
Network coprocessor MDIO interrupt  
Network coprocessor MDIO interrupt  
Network coprocessor MDIO interrupt  
Network coprocessor MDIO interrupt  
Network coprocessor MISC Interrupt  
TRACER_CORE_0_INTD  
TRACER_CORE_1_INTD  
TRACER_CORE_2_INTD  
TRACER_CORE_3_INTD  
TRACER_DDR_INTD  
TRACER_MSMC_0_INTD  
TRACER_MSMC_1_INTD  
TRACER_MSMC_2_INTD  
Tracer sliding time window interrupt for individual core  
Tracer sliding time window interrupt for individual core  
Tracer sliding time window interrupt for individual core  
Tracer sliding time window interrupt for individual core  
Tracer sliding time window interrupt for DDR3 EMIF1  
Tracer sliding time window interrupt for MSMC SRAM bank0  
Tracer sliding time window interrupt for MSMC SRAM bank1  
Tracer sliding time window interrupt for MSMC SRAM bank2  
Copyright 2013 Texas Instruments Incorporated  
Peripheral Information and Electrical Specifications 173  
 复制成功!