欢迎访问ic37.com |
会员登录 免费注册
发布采购

TL16C752BPTG4 参数 Datasheet PDF下载

TL16C752BPTG4图片预览
型号: TL16C752BPTG4
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3 V双64字节FIFO的UART [3.3-V DUAL UART WITH 64-BYTE FIFO]
分类和应用: 先进先出芯片
文件页数/大小: 36 页 / 503 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TL16C752BPTG4的Datasheet PDF文件第26页浏览型号TL16C752BPTG4的Datasheet PDF文件第27页浏览型号TL16C752BPTG4的Datasheet PDF文件第28页浏览型号TL16C752BPTG4的Datasheet PDF文件第29页浏览型号TL16C752BPTG4的Datasheet PDF文件第31页浏览型号TL16C752BPTG4的Datasheet PDF文件第32页浏览型号TL16C752BPTG4的Datasheet PDF文件第33页浏览型号TL16C752BPTG4的Datasheet PDF文件第34页  
TL16C752B  
3.3-V DUAL UART WITH 64-BYTE FIFO  
SLLS405A – DECEMBER 1999 – REVISED AUGUST 2000  
PRINCIPLES OF OPERATION  
interrupt identification register (IIR) (continued)  
The interrupt priority list is illustrated in Table 16.  
Table 16. Interrupt Priority List  
PRIORITY  
LEVEL  
BIT 5  
BIT 4  
BIT 3  
BIT 2  
BIT 1  
BIT 0  
INTERRUPT SOURCE  
Receiver line status error  
1
2
2
3
4
5
6
0
0
0
0
0
0
1
0
0
0
0
0
1
0
0
1
0
0
0
0
0
1
1
1
0
0
0
0
1
0
0
1
0
0
0
0
0
0
0
0
0
0
Receiver timeout interrupt  
RHR interrupt  
THR interrupt  
Modem interrupt  
Received Xoff signal/special character  
CTS, RTS change of state from active (low) to inactive (high).  
enhanced feature register (EFR)  
This8-bitregisterenablesordisablestheenhancedfeaturesoftheUART. Table17showstheenhancedfeature  
register bit settings.  
Table 17. Enhanced Feature Register (EFR) Bit Settings  
BIT NO.  
BIT SETTINGS  
3:0  
4
Combinations of software flow control can be selected by programming bit 3–bit 0. See Table 1.  
Enhanced functions enable bit  
0 = Disables enhanced functions and writing to IER bits 4–7, FCR bits 4–5, MCR bits 5–7.  
1 = Enables the enhanced function IER bits 4–7, FCR bit 4–5, and MCR bits 5–7 can be modified, i.e., this bit is therefore a  
write enable.  
5
6
0 = Normal operation  
1 = Special character detect. Received data is compared with Xoff-2 data. If a match occurs the received data is transferred to  
FIFO and IIR bit 4 is set to 1 to indicate a special character has been detected.  
RTS flow control enable bit  
0 = Normal operation  
1 = RTS flow control is enabled i.e., RTS pin goes high when the receiver FIFO HALT trigger level TCR[3:0] is reached, and  
goes low when the receiver FIFO RESTORE transmission trigger level TCR[7:4] is reached.  
7
CTS flow control enable bit  
0 = Normal operation  
1 = CTS flow control is enabled i.e., transmission is halted when a high signal is detected on the CTS pin.  
divisor latches (DLL, DLH)  
These are two 8-bit registers which store the 16-bit divisor for generation of the baud clock in the baud rate  
generator. DLH, stores the most significant part of the divisor. DLL stores the least significant part of the division.  
Note that DLL and DLH can only be written to before sleep mode is enabled (i.e., before IER[4] is set).  
transmission control register (TCR)  
This 8-bit register is used to store the receive FIFO threshold levels to start/stop transmission during  
hardware/software flow control. Table 18 shows transmission control register bit settings.  
30  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
 复制成功!