欢迎访问ic37.com |
会员登录 免费注册
发布采购

PCI6421 参数 Datasheet PDF下载

PCI6421图片预览
型号: PCI6421
PDF下载: 下载PDF文件 查看货源
内容描述: 双/单插槽的CardBus和UltraMedia控制器 [DUAL/SINGLE SOCKET CARDBUS AND ULTRAMEDIA CONTROLLER]
分类和应用: 控制器
文件页数/大小: 204 页 / 849 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号PCI6421的Datasheet PDF文件第126页浏览型号PCI6421的Datasheet PDF文件第127页浏览型号PCI6421的Datasheet PDF文件第128页浏览型号PCI6421的Datasheet PDF文件第129页浏览型号PCI6421的Datasheet PDF文件第131页浏览型号PCI6421的Datasheet PDF文件第132页浏览型号PCI6421的Datasheet PDF文件第133页浏览型号PCI6421的Datasheet PDF文件第134页  
5.16 ExCA Memory Windows 0−4 End-Address High-Byte Registers  
These registers contain the high nibble of the 16-bit memory window end address for memory windows 0, 1, 2, 3,  
and 4. The lower 4 bits of these registers correspond to bits A23−A20 of the end address. In addition, the memory  
window wait states are set in this register. See Table 5−12 for a complete description of the register contents.  
Bit  
7
6
5
4
3
2
1
0
Name  
Type  
Default  
ExCA memory windows 0−4 end-address high-byte  
RW  
0
RW  
0
R
0
R
0
RW  
0
RW  
0
RW  
0
RW  
0
Register:  
Offset:  
ExCA memory window 0 end-address high-byte  
CardBus Socket Address + 813h:  
Card A ExCA Offset 13h  
Card B ExCA Offset 53h  
Register:  
Offset:  
ExCA memory window 1 end-address high-byte  
CardBus Socket Address + 81Bh: Card A ExCA Offset 1Bh  
Card B ExCA Offset 5Bh  
ExCA memory window 2 end-address high-byte  
CardBus Socket Address + 823h: Card A ExCA Offset 23h  
Card B ExCA Offset 63h  
ExCA memory window 3 end-address high-byte  
CardBus Socket Address + 82Bh: Card A ExCA Offset 2Bh  
Card B ExCA Offset 6Bh  
ExCA Memory window 4 end-address high-byte  
Register:  
Offset:  
Register:  
Offset:  
Register:  
Offset:  
CardBus Socket Address + 833h:  
Card A ExCA Offset 33h  
Card B ExCA Offset 73h  
Type:  
Default:  
Read/Write, Read-only  
00h  
Table 5−12. ExCA Memory Windows 0−4 End-Address High-Byte Registers Description  
BIT  
7−6  
5−4  
3−0  
SIGNAL  
MEMWS  
RSVD  
TYPE  
RW  
R
FUNCTION  
Wait state. These bits specify the number of equivalent ISA wait states to be added to 16-bit memory  
accesses. The number of wait states added is equal to the binary value of these 2 bits.  
Reserved. These bits return 0s when read. Writes have no effect.  
End-address high nibble. These bits represent the upper address bits A23−A20 of the memory window end  
address.  
ENDHN  
RW  
5−18  
 复制成功!