78P2352
Dual Channel
OC-3/ STM1-E/ E4 LIU
PIN DESCRIPTION (CONTINUED)
CONTROL PINS
NAME
PIN
TYPE DESCRIPTION
FIFO Phase-Initialization Control:
When asserted, the transmit FIFO pointers are reset to the respective
“centered” states. Also resets the FIERR interrupt bit. De-assertion edge of
FRSTx will resume FIFO operation.
•
•
•
Low: Channel 1 FRST assertion
Float: Normal operation
High: Channel 2 FRST assertion
78
CIT
FRST
Because the internal VCO clock and off-chip transmit clocks may not be
stable during transmit power-up, it is recommended to always reset the FIFOs
after powering up the IC or the transmitter.
Not valid during Plesiochronous Serial Mode.
Analog Loopback Selection:
•
Low: Normal operation
•
Float: Remote Loopback Enable: Recovered receive data and clock
17, 18
CIT
LPBKx
are looped back to the transmitter for retransmission.
•
High: Local Loopback Enable: The serial transmit data is looped back
and used as the input to the receiver.
Clock Mode Selection:
Selects the method of inputting transmit data into the chip. See
TRANSMITTER OPERATION section for more information.
In PARALLEL mode (SDI_PAR high):
•
Low: Parallel transmit clock is input to the 78P2352.
•
Float: Parallel transmit clock is input to the 78P2352. Loop-timing
mode enabled.
15
CIT
CKMODE
•
High: Parallel transmit clock is output from the 78P2352
In SERIAL mode (SDI_PAR low):
•
•
•
Low: Reference clock is synchronous to transmit clock and data.
Data is clocked in with SIxCKP/N and passed through a FIFO
Float: Reference clock is synchronous to transmit data. Clock is
recovered with a CDR and data is passed through a FIFO
High: Reference clock is plesiochronous to transmit data. Clock is
recovered with a CDR and the FIFO is bypassed
Page: 19 of 42
2006 Teridian Semiconductor Corporation
Rev. 2.4