欢迎访问ic37.com |
会员登录 免费注册
发布采购

73S1210F-68IM/F/P 参数 Datasheet PDF下载

73S1210F-68IM/F/P图片预览
型号: 73S1210F-68IM/F/P
PDF下载: 下载PDF文件 查看货源
内容描述: 自包含智能卡读卡器与密码键盘和电源管理 [Self-Contained Smart Card Reader with PINpad and Power Management]
分类和应用: 微控制器和处理器外围集成电路uCs集成电路uPs集成电路
文件页数/大小: 126 页 / 1200 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73S1210F-68IM/F/P的Datasheet PDF文件第86页浏览型号73S1210F-68IM/F/P的Datasheet PDF文件第87页浏览型号73S1210F-68IM/F/P的Datasheet PDF文件第88页浏览型号73S1210F-68IM/F/P的Datasheet PDF文件第89页浏览型号73S1210F-68IM/F/P的Datasheet PDF文件第91页浏览型号73S1210F-68IM/F/P的Datasheet PDF文件第92页浏览型号73S1210F-68IM/F/P的Datasheet PDF文件第93页浏览型号73S1210F-68IM/F/P的Datasheet PDF文件第94页  
73S1210F Data Sheet  
DS_1210F_001  
External Smart Card Control Register (SCECtl): 0xFE0B 0x00  
This register is used to directly set and sample signals of External Smart Card interface. There are three  
modes of asynchronous operation, an “automatic sequence” mode, and bypass mode. Clock stop per  
the ISO 7816-3 interface is also supported but firmware must handle the protocol for SIO and SCLK for  
I2C clock stop and start. Control for Reset (to make RST signal), activation control, voltage select, etc.  
should be handled via the I2C interface when using external 73S8010 devices. USR(n) pins shall be  
used for C4, C8 functions if necessary.  
Table 83: The SCECtl Register  
MSB  
LSB  
SCLKLVL SCLKOFF  
SIO  
SIOD  
Bit  
Symbol  
Function  
SCECtl.7  
SCECtl.6  
External Smart Card I/O. Bit when read indicates state of pin SIO for SIOD  
= 1 (Caution, this signal is not synchronized to the MPU clock), when  
written, sets the state of pin SIO for SIOD = 0. Ignored if not in bypass or  
sync modes. In sync mode, this bit will contain the value of IO pin on the  
latest rising edge of SCLK.  
SCECtl.5  
SIO  
1 = input, 0 = output. External Smart Card I/O Direction control. Ignored if  
not in bypass or sync modes.  
SCECtl.4  
SIOD  
SCECtl.3  
SCECtl.2  
Sets the state of SCLK when disabled by SCLKOFF bit. If in bypass mode,  
this bit directly controls the state of SCLK.  
SCECtl.1  
SCECtl.0  
SCLKLVL  
SCLKOFF  
0 = SCLK enabled, 1 = SCLK disabled. When disabled, SCLK level is  
determined by SCLKLVL. This bit has no effect if in bypass mode.  
90  
Rev. 1.4