欢迎访问ic37.com |
会员登录 免费注册
发布采购

A4J-L67202L-55 参数 Datasheet PDF下载

A4J-L67202L-55图片预览
型号: A4J-L67202L-55
PDF下载: 下载PDF文件 查看货源
内容描述: [FIFO, 1KX9, 55ns, Asynchronous, CMOS, LCC-32]
分类和应用: 先进先出芯片
文件页数/大小: 16 页 / 146 K
品牌: TEMIC [ TEMIC SEMICONDUCTORS ]
 浏览型号A4J-L67202L-55的Datasheet PDF文件第1页浏览型号A4J-L67202L-55的Datasheet PDF文件第2页浏览型号A4J-L67202L-55的Datasheet PDF文件第4页浏览型号A4J-L67202L-55的Datasheet PDF文件第5页浏览型号A4J-L67202L-55的Datasheet PDF文件第6页浏览型号A4J-L67202L-55的Datasheet PDF文件第7页浏览型号A4J-L67202L-55的Datasheet PDF文件第8页浏览型号A4J-L67202L-55的Datasheet PDF文件第9页  
MATRA MHS  
L 67201/L 67202  
Pin Names  
NAMES  
I0–8  
Q0–8  
W
DESCRIPTION  
NAMES  
DESCRIPTION  
Inputs  
FF  
XO/HF  
XI  
Full Flag  
Outputs  
Expansion Out/Half–Full Flag  
Expansion IN  
Write Enable  
Read Enable  
Reset  
R
FL/RT  
VCC  
GND  
First Load/Retransmit  
Power Supply  
RS  
EF  
Empty Flag  
Ground  
Signal Description  
pointers to the first location. A reset is required after  
power-up before a write operation can be enabled. Both  
the Read Enable (R) and Write Enable (W) inputs must be  
in the high state during the period shown in figure 1 (i.e.  
Data In (I0 - I8)  
Data inputs for 9 - bit data  
t
before the rising edge of RS) and should not change  
RSS  
Reset (RS)  
until t  
after the rising edge of RS. The Half-Full flag  
RSR  
(HF will be reset to high after Reset (RS).  
Reset occurs whenever the Reset (RS) input is taken to a  
low state. Reset returns both internal read and write  
Figure 1. Reset.  
Notes : 1. EF, FF and HF may change status during reset, but flags will be valid at t  
.
RSC  
2. W and R = VIH around the rising edge of RS.  
will be set to low and remain in this state until the  
difference between the write and read pointers is less than  
or equal to half of the total available memory in the  
device. The Half-Full Flag (HF) is then reset by the rising  
edge of the read operation.  
Write Enable (W)  
A write cycle is initiated on the falling edge of this input  
if the Full Flag (FF) is not set. Data set-up and hold times  
must be maintained in the rise time of the leading edge of  
the Write Enable (W). Data is stored sequentially in the  
Ram array, regardless of any current read operation.  
To prevent data overflow, the Full Flag (FF) will go low,  
inhibiting further write operations. On completion of a  
valid read operation, the Full Flag (FF) will go high after  
TRFF, allowing a valid write to begin. When the FIFO  
Once half of the memory is filled, and during the falling  
edge of the next write operation, the Half-Full Flag (HF)  
Rev. C (10/11/95)  
3
 复制成功!