欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM8S003F3P6 参数 Datasheet PDF下载

STM8S003F3P6图片预览
型号: STM8S003F3P6
PDF下载: 下载PDF文件 查看货源
内容描述: 价值线, 16兆赫STM8S 8位MCU , 8 KB闪存, 128字节的数据EEPROM , 10位ADC , 3个定时器, UART , SPI , I& SUP2 ; ç [Value line, 16 MHz STM8S 8-bit MCU, 8 Kbytes Flash, 128 bytes data EEPROM, 10-bit ADC, 3 timers, UART, SPI, I²C]
分类和应用: 闪存可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 99 页 / 952 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号STM8S003F3P6的Datasheet PDF文件第9页浏览型号STM8S003F3P6的Datasheet PDF文件第10页浏览型号STM8S003F3P6的Datasheet PDF文件第11页浏览型号STM8S003F3P6的Datasheet PDF文件第12页浏览型号STM8S003F3P6的Datasheet PDF文件第14页浏览型号STM8S003F3P6的Datasheet PDF文件第15页浏览型号STM8S003F3P6的Datasheet PDF文件第16页浏览型号STM8S003F3P6的Datasheet PDF文件第17页  
STM8S003K3 STM8S003F3  
Product overview  
Startup clock: After reset, the microcontroller restarts by default with an internal 2 MHz  
clock (HSI/8). The prescaler ratio and clock source can be changed by the application  
program as soon as the code execution starts.  
Clock security system (CSS): This feature can be enabled by software. If an HSE clock  
failure occurs, the internal RC (16 MHz/8) is automatically selected by the CSS and an  
interrupt can optionally be generated.  
Configurable main clock output (CCO): This outputs an external clock for use by the  
application.  
Table 2: Peripheral clock gating bit assignments in CLK_PCKENR1/2 registers  
Bit  
Peripheral Bit  
clock  
Peripheral Bit  
clock  
Peripheral Bit  
clock  
Peripheral  
clock  
PCKEN17 TIM1  
PCKEN13 UART1  
PCKEN27 Reserved PCKEN23 ADC  
PCKEN16 Reserved PCKEN12 Reserved PCKEN26 Reserved PCKEN22 AWU  
PCKEN15 TIM2  
PCKEN14 TIM4  
PCKEN11 SPI  
PCKEN10 I2C  
PCKEN25 Reserved PCKEN21 Reserved  
PCKEN24 Reserved PCKEN20 Reserved  
4.6  
Power management  
For efficent power management, the application can be put in one of four different low-power  
modes. You can configure each mode to obtain the best compromise between lowest power  
consumption, fastest start-up time and available wakeup sources.  
Wait mode: In this mode, the CPU is stopped, but peripherals are kept running. The  
wakeup is performed by an internal or external interrupt or reset.  
Active halt mode with regulator on: In this mode, the CPU and peripheral clocks are  
stopped. An internal wakeup is generated at programmable intervals by the auto wake up  
unit (AWU). The main voltage regulator is kept powered on, so current consumption is  
higher than in active halt mode with regulator off, but the wakeup time is faster. Wakeup  
is triggered by the internal AWU interrupt, external interrupt or reset.  
Active halt mode with regulator off: This mode is the same as active halt with regulator  
on, except that the main voltage regulator is powered off, so the wake up time is slower.  
Halt mode: In this mode the microcontroller uses the least power. The CPU and peripheral  
clocks are stopped, the main voltage regulator is powered off. Wakeup is triggered by  
external event or reset.  
4.7  
Watchdog timers  
The watchdog system is based on two independent timers providing maximum security to  
the applications.  
Activation of the watchdog timers is controlled by option bytes or by software. Once activated,  
the watchdogs cannot be disabled by the user program without performing a reset.  
DocID018576 Rev 2  
13/99  
 复制成功!