欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F103RC 参数 Datasheet PDF下载

STM32F103RC图片预览
型号: STM32F103RC
PDF下载: 下载PDF文件 查看货源
内容描述: 基于ARM的高性能线的32位MCU,具有高达512 KB的闪存, USB , CAN ,11个定时器,3个ADC和13通信接口 [Performance line, ARM-based 32-bit MCU with up to 512 KB Flash, USB, CAN, 11 timers, 3 ADCs and 13 communication interfaces]
分类和应用: 闪存通信
文件页数/大小: 118 页 / 1231 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号STM32F103RC的Datasheet PDF文件第85页浏览型号STM32F103RC的Datasheet PDF文件第86页浏览型号STM32F103RC的Datasheet PDF文件第87页浏览型号STM32F103RC的Datasheet PDF文件第88页浏览型号STM32F103RC的Datasheet PDF文件第90页浏览型号STM32F103RC的Datasheet PDF文件第91页浏览型号STM32F103RC的Datasheet PDF文件第92页浏览型号STM32F103RC的Datasheet PDF文件第93页  
STM32F103xC, STM32F103xD, STM32F103xE  
Electrical characteristics  
5.3.16  
Communications interfaces  
I2C interface characteristics  
Unless otherwise specified, the parameters given in Table 49 are derived from tests  
performed under ambient temperature, f  
frequency and V supply voltage conditions  
PCLK1  
DD  
summarized in Table 9.  
2
I
The STM32F103xC performance line C interface meets the requirements of the standard  
2
I C communication protocol with the following restrictions: the I/O pins SDA and SCL are  
mapped to are not “true” open-drain. When configured as open-drain, the PMOS connected  
between the I/O pin and V is disabled, but is still present.  
DD  
2
The I C characteristics are described in Table 49. Refer also to Section 5.3.13: I/O port  
for more details on the input/output alternate function characteristics (SDA  
characteristics  
and SCL)  
.
2
Table 49. I C characteristics  
Standard mode I2C(1)  
Fast mode I2C(1)(2)  
Symbol  
Parameter  
Unit  
Min  
Max  
Min  
Max  
tw(SCLL)  
tw(SCLH)  
tsu(SDA)  
th(SDA)  
SCL clock low time  
SCL clock high time  
SDA setup time  
4.7  
4.0  
1.3  
0.6  
µs  
250  
0(3)  
100  
0(4)  
SDA data hold time  
900(3)  
300  
tr(SDA)  
tr(SCL)  
ns  
SDA and SCL rise time  
1000  
300  
20 + 0.1Cb  
tf(SDA)  
tf(SCL)  
SDA and SCL fall time  
Start condition hold time  
20 + 0.1Cb  
300  
th(STA)  
tsu(STA)  
4.0  
4.7  
4.0  
4.7  
0.6  
0.6  
0.6  
1.3  
µs  
Repeated Start condition  
setup time  
tsu(STO)  
Stop condition setup time  
μs  
μs  
Stop to Start condition time  
(bus free)  
tw(STO:STA)  
Capacitive load for each bus  
line  
Cb  
400  
400  
pF  
Values based on standard I2C protocol requirement, not tested in production.  
1.  
2. fPCLK1 must be higher than 2 MHz to achieve the maximum standard mode I2C frequency. It must be  
higher than 4 MHz to achieve the maximum fast mode I2C frequency.  
The maximum hold time of the Start condition has only to be met if the interface does not stretch the low  
period of SCL signal.  
3.  
4.  
The device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the  
undefined region of the falling edge of SCL.  
89/118  
 复制成功!