欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F103R4H7XXX 参数 Datasheet PDF下载

STM32F103R4H7XXX图片预览
型号: STM32F103R4H7XXX
PDF下载: 下载PDF文件 查看货源
内容描述: [32-BIT, FLASH, 72MHz, RISC MICROCONTROLLER, PBGA64, 5 X 5 MM, 0.50 MM PITCH, ROHS COMPLIANT, TFBGA-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 87 页 / 1237 K
品牌: STMICROELECTRONICS [ STMICROELECTRONICS ]
 浏览型号STM32F103R4H7XXX的Datasheet PDF文件第65页浏览型号STM32F103R4H7XXX的Datasheet PDF文件第66页浏览型号STM32F103R4H7XXX的Datasheet PDF文件第67页浏览型号STM32F103R4H7XXX的Datasheet PDF文件第68页浏览型号STM32F103R4H7XXX的Datasheet PDF文件第70页浏览型号STM32F103R4H7XXX的Datasheet PDF文件第71页浏览型号STM32F103R4H7XXX的Datasheet PDF文件第72页浏览型号STM32F103R4H7XXX的Datasheet PDF文件第73页  
STM32F103x4, STM32F103x6
Electrical characteristics
5.3.18
12-bit ADC characteristics
Unless otherwise specified, the parameters given in
are derived from tests
performed under the ambient temperature, f
PCLK2
frequency and V
DDA
supply voltage
conditions summarized in
Note:
Table 46.
Symbol
V
DDA
V
REF+(3)
I
VREF(3)
f
ADC
f
S(2)
f
TRIG(2)
V
AIN(3)
R
AIN(2)
R
ADC(2)
C
ADC(2)
t
CAL(2)
t
lat(2)
t
latr(2)
t
S(2)
t
STAB(2)
t
CONV(2)
It is recommended to perform a calibration after each power-up.
ADC characteristics
Parameter
Power supply
Positive reference voltage
Current on the V
REF
input pin
ADC clock frequency
Sampling rate
External trigger frequency
f
ADC
= 14 MHz
0.6
0.05
Conditions
Min
2.4
2.4
160
(1)
Typ
Max
3.6
V
DDA
220
(1)
14
1
823
17
Conversion voltage range
External input impedance
Sampling switch resistance
Internal sample and hold
capacitor
Calibration time
Injection trigger conversion
latency
Regular trigger conversion
latency
Sampling time
Power-up time
Total conversion time
(including sampling time)
f
ADC
= 14 MHz
f
ADC
= 14 MHz
5.9
83
f
ADC
= 14 MHz
0.214
3
(4)
f
ADC
= 14 MHz
0.143
2
(4)
f
ADC
= 14 MHz
0.107
1.5
0
1
0
17.1
239.5
1
18
See
and
for details
0 (V
SSA
tied to
ground)
V
REF+
50
1
8
Unit
V
V
µA
MHz
MHz
kHz
1/f
ADC
V
pF
µs
1/f
ADC
µs
1/f
ADC
µs
1/f
ADC
µs
1/f
ADC
µs
µs
1/f
ADC
14 to 252 (t
S
for sampling +12.5 for
successive approximation)
1. Based on characterization, not tested in production.
2. Guaranteed by design, not tested in production.
3. In devices delivered in VFQFPN and LQFP packages, V
REF+
is internally connected to V
DDA
and V
REF-
is internally
connected to V
SSA
. Devices that come in the TFBGA64 package have a V
REF+
pin but no V
REF-
pin (V
REF-
is internally
connected to V
SSA
), see
and
.
4. For external triggers, a delay of 1/f
PCLK2
must be added to the latency specified in
.
Doc ID 15060 Rev 5
69/87