欢迎访问ic37.com |
会员登录 免费注册
发布采购

ST6210BB6/OTP 参数 Datasheet PDF下载

ST6210BB6/OTP图片预览
型号: ST6210BB6/OTP
PDF下载: 下载PDF文件 查看货源
内容描述: 带A / D转换器,两个定时器,振荡器SAFEGUARD & SAFE RESET 8位MCU [8-BIT MCUs WITH A/D CONVERTER, TWO TIMERS, OSCILLATOR SAFEGUARD & SAFE RESET]
分类和应用: 振荡器转换器
文件页数/大小: 104 页 / 1410 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号ST6210BB6/OTP的Datasheet PDF文件第54页浏览型号ST6210BB6/OTP的Datasheet PDF文件第55页浏览型号ST6210BB6/OTP的Datasheet PDF文件第56页浏览型号ST6210BB6/OTP的Datasheet PDF文件第57页浏览型号ST6210BB6/OTP的Datasheet PDF文件第59页浏览型号ST6210BB6/OTP的Datasheet PDF文件第60页浏览型号ST6210BB6/OTP的Datasheet PDF文件第61页浏览型号ST6210BB6/OTP的Datasheet PDF文件第62页  
ST6208C/ST6209C/ST6210C/ST6220C  
INSTRUCTION SET (Cont’d)  
Arithmetic and Logic. These instructions are  
used to perform arithmetic calculations and logic  
operations. In AND, ADD, CP, SUB instructions  
one operand is always the accumulator while, de-  
pending on the addressing mode, the other can be  
either a data space memory location or an imme-  
diate value. In CLR, DEC, INC instructions the op-  
erand can be any of the 256 data space address-  
es. In COM, RLC, SLA the operand is always the  
accumulator.  
Table 18. Arithmetic & Logic Instructions  
Flags  
Instruction  
ADD A, (X)  
Addressing Mode  
Indirect  
Bytes  
Cycles  
Z
*
C
*
1
1
2
2
1
1
2
2
2
3
1
1
1
2
2
1
1
1
1
2
2
1
1
1
1
1
1
2
2
1
1
1
2
1
1
2
2
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
ADD A, (Y)  
ADD A, rr  
ADDI A, #N  
AND A, (X)  
AND A, (Y)  
AND A, rr  
ANDI A, #N  
CLR A  
Indirect  
Direct  
Immediate  
Indirect  
Indirect  
Direct  
Immediate  
Short Direct  
Direct  
CLR r  
COM A  
Inherent  
Indirect  
*
CP A, (X)  
CP A, (Y)  
CP A, rr  
CPI A, #N  
DEC X  
Indirect  
Direct  
Immediate  
Short Direct  
Short Direct  
Short Direct  
Short Direct  
Direct  
DEC Y  
*
DEC V  
*
DEC W  
*
DEC A  
*
DEC rr  
Direct  
*
DEC (X)  
DEC (Y)  
INC X  
Indirect  
*
Indirect  
*
Short Direct  
Short Direct  
Short Direct  
Short Direct  
Direct  
*
INC Y  
*
INC V  
*
INC W  
*
INC A  
*
INC rr  
Direct  
*
INC (X)  
Indirect  
*
INC (Y)  
Indirect  
*
RLC A  
Inherent  
Inherent  
Indirect  
SLA A  
SUB A, (X)  
SUB A, (Y)  
SUB A, rr  
SUBI A, #N  
Indirect  
Direct  
Immediate  
Notes:  
X,Y Index Registers  
V, W Short Direct Registers  
#
*
Immediate data (stored in ROM memory)  
Not Affected  
Affected  
rr Data space register  
58/104  
1
 复制成功!