欢迎访问ic37.com |
会员登录 免费注册
发布采购

89E52RD2-40-C-NJE 参数 Datasheet PDF下载

89E52RD2-40-C-NJE图片预览
型号: 89E52RD2-40-C-NJE
PDF下载: 下载PDF文件 查看货源
内容描述: 8位8051 Compatibale单片机(MCU)与嵌入式超快闪记忆 [8 bit 8051-Compatibale Microcontroller (MCU) with Embedded SuperFlash Memory]
分类和应用: 微控制器
文件页数/大小: 91 页 / 969 K
品牌: SST [ SILICON STORAGE TECHNOLOGY, INC ]
 浏览型号89E52RD2-40-C-NJE的Datasheet PDF文件第6页浏览型号89E52RD2-40-C-NJE的Datasheet PDF文件第7页浏览型号89E52RD2-40-C-NJE的Datasheet PDF文件第8页浏览型号89E52RD2-40-C-NJE的Datasheet PDF文件第9页浏览型号89E52RD2-40-C-NJE的Datasheet PDF文件第11页浏览型号89E52RD2-40-C-NJE的Datasheet PDF文件第12页浏览型号89E52RD2-40-C-NJE的Datasheet PDF文件第13页浏览型号89E52RD2-40-C-NJE的Datasheet PDF文件第14页  
FlashFlex51 MCU  
SST89E52RD2 / SST89E54RD2 / SST89E58RD2 / SST89E516RD2  
SST89V52RD2 / SST89V54RD2 / SST89V58RD2 / SST89V516RD2  
Preliminary Specifications  
TABLE  
Symbol  
2-1: PIN DESCRIPTIONS (CONTINUED) (2 OF 2)  
Type1  
Name and Functions  
P3[3]  
P3[4]  
I
I
INT1#: External Interrupt 1 Input  
T0: External count input to Timer/Counter 0  
T1: External count input to Timer/Counter 1  
WR#: External Data Memory Write strobe  
RD#: External Data Memory Read strobe  
P3[5]  
I
P3[6]  
O
O
I/O  
P3[7]  
PSEN#  
Program Store Enable: PSEN# is the Read strobe to External Program Store. When the  
device is executing from Internal Program Memory, PSEN# is inactive (VOH). When the  
device is executing code from External Program Memory, PSEN# is activated twice each  
machine cycle, except when access to External Data Memory while one PSEN# activation  
is skipped in each machine cycle. A forced high-to-low input transition on the PSEN# pin  
while the RST input is continually held high for more than ten machine cycles will cause the  
device to enter External Host mode for programming.  
RST  
EA#  
I
I
Reset: While the oscillator is running, a high logic state on this pin for two machine cycles  
will reset the device. After a reset, if the PSEN# pin is driven by a high-to-low input transition  
while the RST input pin is held high, the device will enter the External Host mode, otherwise  
the device will enter the Normal operation mode.  
External Access Enable: EA# must be driven to VIL in order to enable the device to fetch  
code from the External Program Memory. EA# must be driven to VIH for internal program  
execution. However, Security lock level 4 will disable EA#, and program execution is only  
possible from internal program memory. The EA# pin can tolerate a high voltage2 of 12V.  
ALE/PROG#  
I/O  
Address Latch Enable: ALE is the output signal for latching the low byte of the address  
during an access to external memory. This pin is also the programming pulse input  
(PROG#) for flash programming. Normally the ALE3 is emitted at a constant rate of 1/6 the  
crystal frequency4 and can be used for external timing and clocking. One ALE pulse is  
skipped during each access to external data memory. However, if AO is set to 1, ALE is dis-  
abled.  
P4[3:0]5  
I/O with internal Port 4: Port 4 is an 4-bit bi-directional I/O port with internal pull-ups. The port 4 output buff-  
pull-ups  
ers can drive LS TTL inputs. Port 4 pins are pulled high by the internal pull-ups when ‘1’s are  
written to them and can be used as inputs in this state. As inputs, port 4 pins that are exter-  
nally pulled low will source current because of the internal pull-ups.  
P4[0]  
P4[1]  
I/O  
I/O  
I/O  
I/O  
I
Bit 0 of port 4  
Bit 1 of port 4  
P4[2] / INT3#  
P4[3] / INT2#  
XTAL1  
Bit 2 of port 4 / INT3# External interrupt 3 input  
Bit 3 of port 4 / INT2# External interrupt 2 input  
Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator  
circuits.  
XTAL2  
VDD  
O
I
Crystal 2: Output from the inverting oscillator amplifier  
Power Supply  
VSS  
I
Ground  
T2-1.0 1255  
1. I = Input; O = Output  
2. It is not necessary to receive a 12V programming supply voltage during flash programming.  
3. ALE loading issue: When ALE pin experiences higher loading (>30pf) during the reset, the MCU may accidentally enter into modes  
other than normal working mode. The solution is to add a pull-up resistor of 3-50 Kto VDD, e.g. for ALE pin.  
4. For 6 clock mode, ALE is emitted at 1/3 of crystal frequency.  
5. Port 4 is not present on the PDIP package.  
©2004 Silicon Storage Technology, Inc.  
S71255-00-000  
3/04  
10  
 复制成功!